

## 2 to 4 Cell, 5A Buck-Boost Switching Battery Charger

### 1 General Description

The RT9490 is a comprehensive solution that integrates a 5A buck-boost battery charger and system power path management device for 2 to 4 cell Li-Ion and Li-polymer batteries. Its low impedance power path optimizes switch-mode operation efficiency, which not only reduces battery charging time and extends battery life during the discharging phase. The inclusion of an I<sup>2</sup>C serial interface allows for a wide range of charging parameters and system settings to be programmed, making the RT9490 a versatile option for various applications.

The recommended junction temperature range is -40°C to 130°C, and the ambient temperature range is -40°C to 85°C.

### 2 Ordering Information

RT9490 □

#### Package Type<sup>(1)</sup>

WSC: WL-CSP-56B 2.93x3.46 (BSC)

#### Note 1.

Richtek products are Richtek Green Policy compliant and marked with <sup>(1)</sup> indicates compatible with the current requirements of IPC/JEDEC J-STD-020.

### 3 Applications

- Smart Phones/Tablets/Chrome Books
- Drones
- Portable Devices and Accessories

### 4 Features

- Programmable

**Frequencies: 750kHz/1MHz/1.5MHz**

- **96.7% Charge Efficiency at 2A with 9V Input and 8V Battery**
- **Support 3.6V to 24V Input Voltage Range**
- **Average Input Current Regulation (AICR)**
- **Minimum Input Voltage Regulation (MIVR)**
- **Support USB On-The-Go (OTG)**
- **93.8% OTG Efficiency at 2A with 8.4V Battery and 5V Output**
- **Output Voltage with 10mV resolution to support USB-PD**
- **BAT Current Limit Regulation (BCLR)**
- **Support Dual Input Selection**
- **Support BC1.2, Host mode and Fast Role Swap (FRS)/Seamless Transition**
- **Support 11-Channel, 16-bit ADC**
- **Low Battery Quiescent Current**
- **High Accuracy for Charger CV and ICHG**
- **Protection**
  - Over-Temperature Protection (OTP)
  - Junction Thermal Regulation (JTR)
  - Input Protection (VAC OVP/VBUS OVP/OCP)
  - Battery Overvoltage Protection (VBAT OVP)
  - System Voltage Protection (VSYS OVP/UVP)
  - System Over-Load Protection (VSYS OLP)
  - Cycle-by-Cycle Overcurrent Protection (OCP)
  - OTG Low Battery Protection (OTG LBP)
  - OTG Voltage Protection (OTG OVP/UVP)

### 5 Simplified Application Circuit



## 6 Marking Information



2K: Product Code  
XXYY: Wafer ID with Check Sum  
CCC-RRR: IC Coordinate (X, Y)  
YMDNN: Date Code

## 7 Device Comparison

| Part Number               | RT9490                      | RT9492                      |
|---------------------------|-----------------------------|-----------------------------|
| DEVICE_ID, REG0x48[6:3]   | 1100                        | 1110                        |
| VAC_OVP, REG0x10[5:4]     | 7V (Default), 12V, 22V, 26V | 7V, 12V, 18V, 26V (Default) |
| PG Pin                    | Yes                         | NA                          |
| IBAT Pin                  | Yes                         | NA                          |
| BATN Pin                  | Yes                         | NA                          |
| TS_ADC LSB, REG0x3F[15:0] | 0.098%                      | 0.0963%                     |
| Package                   | WL-CSP-56B 2.93x3.46 (BSC)  | VQFN-29TL 4x4 (FC)          |

## Table of Contents

|       |                                                     |    |
|-------|-----------------------------------------------------|----|
| 1     | <b>General Description</b> .....                    | 1  |
| 2     | <b>Ordering Information</b> .....                   | 1  |
| 3     | <b>Applications</b> .....                           | 1  |
| 4     | <b>Features</b> .....                               | 1  |
| 5     | <b>Simplified Application Circuit</b> .....         | 1  |
| 6     | <b>Marking Information</b> .....                    | 2  |
| 7     | <b>Device Comparison</b> .....                      | 2  |
| 8     | <b>Pin Configuration</b> .....                      | 4  |
| 9     | <b>Functional Pin Description</b> .....             | 4  |
| 9.1   | IO Type Definition .....                            | 6  |
| 10    | <b>Functional Block Diagram</b> .....               | 7  |
| 11    | <b>System Block Diagram</b> .....                   | 8  |
| 12    | <b>Absolute Maximum Ratings</b> .....               | 9  |
| 13    | <b>Recommended Operating Conditions</b> .....       | 10 |
| 14    | <b>Electrical Characteristics</b> .....             | 10 |
| 15    | <b>Typical Application Circuit</b> .....            | 24 |
| 15.1  | RT9490 with Dual Input and Ship FET .....           | 24 |
| 15.2  | RT9490 with Single Input and No Ship FET .....      | 25 |
| 15.3  | RT9490 with Single ACRBFET and<br>No Ship FET ..... | 26 |
| 16    | <b>Typical Operating Characteristics</b> .....      | 28 |
| 17    | <b>Application Information</b> .....                | 33 |
| 17.1  | Power-On-Reset (POR) .....                          | 33 |
| 17.2  | Dual-Input Power Selection .....                    | 34 |
| 17.3  | Device Power-Up from Input Power Source .....       | 35 |
| 17.4  | Power-Up REGN LDO .....                             | 35 |
| 17.5  | Poor Source Detection .....                         | 36 |
| 17.6  | VBUS Source Type Detection .....                    | 36 |
| 17.7  | Average Input Current Regulation (AICR) .....       | 37 |
| 17.8  | ILIM_HZ Detection .....                             | 37 |
| 17.9  | Minimum Input Voltage Regulation (MIVR) .....       | 37 |
| 17.10 | Converter Power-Up .....                            | 37 |
| 17.11 | OTG Mode Operation .....                            | 38 |
| 17.12 | IBAT Regulation During OTG Mode .....               | 39 |
| 17.13 | Power Path Management .....                         | 39 |
| 17.14 | Battery Charging Management .....                   | 40 |
| 17.15 | Power Management System .....                       | 43 |
| 17.16 | Charging Safety Timer .....                         | 45 |
| 17.17 | Adaptive Input Current Control .....                | 45 |
| 17.18 | MediaTek Pump Express+ (MTK, PE+) .....             | 46 |
| 17.19 | Watchdog Timer (WDT) .....                          | 46 |
| 17.20 | Interrupt (INT), Flag, Status and Mask .....        | 46 |
| 17.21 | Status Outputs and the OTG Pin Control .....        | 47 |
| 17.22 | Fast Role Swap (FRS) .....                          | 48 |
| 17.23 | Seamless Transition .....                           | 48 |
| 17.24 | ADC Conversion Operation .....                      | 48 |
| 17.25 | The IBAT Pin for Battery Current Sensing .....      | 49 |
| 17.26 | DP/DM Output Control Manual Mode .....              | 49 |
| 17.27 | DP/DM HOST Mode .....                               | 49 |
| 17.28 | Protections .....                                   | 49 |
| 17.29 | Communication Interface .....                       | 52 |
| 17.30 | Thermal Considerations .....                        | 53 |
| 17.31 | Layout Considerations .....                         | 54 |
| 18    | <b>Functional Register Description</b> .....        | 56 |
| 19    | <b>Outline Dimension</b> .....                      | 89 |
| 20    | <b>Footprint Information</b> .....                  | 90 |
| 21    | <b>Packing Information</b> .....                    | 91 |
| 21.1  | Tape and Reel Data .....                            | 91 |
| 21.2  | Tape and Reel Packing .....                         | 92 |
| 21.3  | Packing Material Anti-ESD Property .....            | 93 |
| 22    | <b>Datasheet Revision History</b> .....             | 94 |

## 8 Pin Configuration

(TOP VIEW)



WL-CSP-56B 2.93x3.46 (BSC)

## 9 Functional Pin Description

| Pin No.            | Pin Name | I/O | Pin Function                                                                                                                                                                                                                                                            |
|--------------------|----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1, B1, C1         | VBUS     | P   | Charger input voltage. The internal current sensing circuit is connected between VBUS and PMID. Connect two 10 $\mu$ F capacitors from VBUS to GND and place them as close as possible to VBUS.                                                                         |
| A2, B2, C2, D2, E2 | PMID     | P   | Connect to the drain of high-side switching MOSFET (Q1). Connect three 10 $\mu$ F and a 0.1 $\mu$ F capacitors from PMID to GND and place them as close as possible to PMID.                                                                                            |
| A3, B3, C3, D3, E3 | SW1      | P   | Switching node one is designed to connect to the output inductor. Internally, SW1 is connected to the source of the high-side switching MOSFET (Q1) and the drain of the low-side switching MOSFET (Q2).                                                                |
| A4, B4, C4, D4, E4 | GND      | P   | Power Ground.                                                                                                                                                                                                                                                           |
| A5, B5, C5, D5, E5 | SW2      | P   | Switching node two is designed to connect to output inductor. Internally, SW2 is connected to the drain of the low-side switching MOSFET (Q3) and the source of the high-side switching MOSFET (Q4).                                                                    |
| A6, B6, C6, D6, E6 | SYS      | P   | Charger output connection point. Connect to the drain of high-side switching MOSFET (Q4) and the internal current sensing circuit between SYS and BAT. Connect five 10 $\mu$ F and a 0.1 $\mu$ F capacitors from SYS to GND and place them as close as possible to SYS. |
| A7, B7, C7, D7, E7 | BAT      | P   | Battery connection point to the positive terminal of the battery pack. The internal current sensing circuit is connected between SYS and BAT. Connect two 10 $\mu$ F capacitors from BAT to GND and place them as close as possible to BAT.                             |

| Pin No. | Pin Name | I/O | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D1      | BTST1    | P   | The high-side switching MOSFET (Q1) driver positive supply. Internally, the BTST1 is connected to the cathode of the bootstrap diode. Connect the 47nF bootstrap capacitor from BTST1 to SW1.                                                                                                                                                                                                                                                                                                                                                  |
| E1      | REGN     | P   | PWM low-side driver and internal supply output. Internally, REGN is connected to the anode of the bootstrap diode. Connect a 4.7 $\mu$ F capacitor from REGN to GND. The capacitor should be placed close to the IC. REGN must be used only for RT9490 relative functions.                                                                                                                                                                                                                                                                     |
| F1      | STAT/OTG | DIO | Open-drain charger status output. Connect the STAT pin to a logic rail via 2.2k $\Omega$ to 10k $\Omega$ resistor. The STAT pin indicates charger status.<br>Open-drain OTG mode enable control input, active high. Connect the OTG pin to a logic rail via 2.2k $\Omega$ to 10k $\Omega$ resistor.                                                                                                                                                                                                                                            |
| F2      | D+       | AIO | Positive line of the USB data line pair. D+/D- based USB host/charging port detection. The detection includes data contact detection (DCD), primary, secondary detection in BC1.2 and manual control mode.                                                                                                                                                                                                                                                                                                                                     |
| F3      | D-       | AIO | Negative line of the USB data line pair. D+/D- based USB host/charging port detection. The detection includes data contact detection (DCD), primary, secondary detection in BC1.2 and manual control mode.                                                                                                                                                                                                                                                                                                                                     |
| F4      | ILIM_HZ  | AI  | Input current limit setting and HZ mode control. A resistor divider is connected to the ILIM_HZ pin by pull-up resistors from REGN to GND. The pin voltage is calculated as $V_{ILIM\_HZ} = 1V + 800m\Omega \times ILIM$ , where ILIM is the target input current limit. The input current limit for charger is the lower setting between ILIM_HZ and AICR register. When the pin voltage is below 0.75V, the buck-boost converter stops switching and turns on REGN. When the pin voltage is higher than 1V, the converter resumes switching. |
| F5      | PROG     | AI  | Charger POR default setting program. A resistor is connected from PROG to GND to set battery cells for default charging profile and switching frequency. The resistor connected to PROG is recommended to have 1% or 2% resistance tolerance.                                                                                                                                                                                                                                                                                                  |
| F6      | SDRV     | P   | External N-channel ship FET gate driver output. The SDRV is connected to external ship FET, and the SDRV is always turned off when in ship or shutdown mode. If the ship FET is not utilized, it is mandatory to connect a 1nF/50V capacitor from SDRV to GND.                                                                                                                                                                                                                                                                                 |
| F7      | BTST2    | P   | The high-side switching MOSFET (Q4) driver positive supply. Internally, the BTST2 is connected to the cathode of the bootstrap diode. Connect the 47nF bootstrap capacitor from BTST2 to SW2.                                                                                                                                                                                                                                                                                                                                                  |
| G1      | VAC2     | P   | VAC2 voltage sensing. When a voltage on VAC2 exceeds the VAC2_UVLO threshold, it indicates that a input source has been connected to port2. When there is no external AC-RBFET2, the VAC2 must be connected to VBUS.                                                                                                                                                                                                                                                                                                                           |
| G2      | ACDRV2   | P   | External AC-RB N-channel MOSFET gate driver output. The ACDRV2 is connected to external AC-RBFET2. When the turn-on conditions are met, the charger activates the AC-RBFET2 by increasing the ACDRV2 voltage to a level that is 5V higher than the voltage at the drain of AC-RBFET2. When there is no external AC-RBFET2, the ACDRV2 must be connected to GND.                                                                                                                                                                                |
| G3      | QON      | DI  | Ship FET control input. When the device is in ship mode, a logic-low duration with tQON_EXIT_SHIP_DLY turns on ship FET to exit ship mode. A logic-low duration with tQON_RST turns off the ship FET, stops converter switching for tSYS_RST, and resumes to provide system reset. The control pin is internally pulled high through a 200k $\Omega$ resistor connected to the internal bias circuit.                                                                                                                                          |

| Pin No. | Pin Name   | I/O | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------|------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| G4      | <u>CE</u>  | DI  | Charge enable pin, active low. When this pin is driven low and REG_CHG_EN = 1, battery charging is enabled. Do NOT leave this pin floating.                                                                                                                                                                                                                                                                                                                                                                                                 |
| G5      | <u>INT</u> | DO  | Open-drain interrupt output, active low. Connect the INT to a logic rail through 10kΩ resistor. The INT pin sends an active-low pulse to host system in order to communicate the status of the charger device and report any fault.                                                                                                                                                                                                                                                                                                         |
| G6      | BATN       | AI  | Negative battery voltage sensing. Connect to the negative terminal of battery pack. It is recommended to place a 100Ω series resistor between BATN and the negative terminal of battery pack.                                                                                                                                                                                                                                                                                                                                               |
| G7      | BATP       | P   | Positive battery voltage sensing. Connect to the positive terminal of battery pack. It is recommended to place a 100Ω series resistor between BATP and the positive terminal of battery pack.                                                                                                                                                                                                                                                                                                                                               |
| H1      | VAC1       | P   | VAC1 voltage sensing. When a voltage on VAC1 exceeds the VAC1_UVLO threshold, it indicates that an input source has been connected to port1. When there is no external AC-RBFET1, the VAC1 must be connected to VBUS.                                                                                                                                                                                                                                                                                                                       |
| H2      | ACDRV1     | P   | External AC-RB N-channel MOSFET gate driver output. The ACDRV1 is connected to external AC-RBFET1. The charger is designed to turn on the AC-RBFET1 by increasing the voltage of ACDRV1 to a level that is 5V higher than the drain voltage of the AC-RBFET1, provided that the turn-on conditions are satisfied. When there is no external AC-RBFET1, the ACDRV1 must be connected to GND.                                                                                                                                                 |
| H3      | <u>PG</u>  | DO  | Open-drain power good indicator, active low. Connect the <u>PG</u> pin to a logic rail via 2.2kΩ to 10kΩ resistor.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| H4      | SCL        | DI  | I <sup>2</sup> C interface clock. Connect SCL to the logic rail through a 10kΩ resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| H5      | SDA        | DIO | I <sup>2</sup> C interface clock. Connect SDA to the logic rail through a 10kΩ resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| H6      | IBAT       | AO  | Charging current sensing output. It is recommended to connect the IBAT pin to the GND through a 10kΩ/1% resistor to achieve a voltage-to-current gain of 250mV/A for charging current measurement. The maximum voltage at the IBAT pin is clamped at 3.3V.                                                                                                                                                                                                                                                                                  |
| H7      | TS         | AI  | Temperature qualification voltage input to support JEITA profile. Connect a negative temperature coefficient thermistor (103AT). Program temperature window with a resistor divider from REGN to TS, and then to GND. The resistors used for resistor divider is recommended to have a 1% resistance tolerance. Charge will be suspended when the TS pin voltage falls outside of the programmed range. When the TS pin is not used, it is recommended to connect a 10kΩ resistor from REGN to TS and another 10kΩ resistor from TS to GND. |

### 9.1 IO Type Definition

- DIO: Digital Input/Output Pin
- DI: Digital Input Pin
- DO: Digital Output Pin
- AIO: Analog Input/Output Pin
- AI: Analog Input Pin
- P: Power Pin

## 10 Functional Block Diagram



## 11 System Block Diagram



## 12 Absolute Maximum Ratings

### (Note 2)

|                                                                                          |                   |
|------------------------------------------------------------------------------------------|-------------------|
| • Voltage Sense Pin Voltage, VAC1, VAC2-----                                             | -2V to 30V        |
| • Supply Pin Voltage, VBUS -----                                                         | -2V to 30V        |
| • Terminal Pin Voltage, PMID -----                                                       | -0.3V to 30V      |
| • Terminal Pin Voltage, ACDRV1, ACDRV2, BTST1 -----                                      | -0.3V to 32V      |
| • Terminal Pin Voltage, BTST2 -----                                                      | -0.3V to 29V      |
| • Terminal Pin Voltage, SW1 -----                                                        | -2V (50ns) to 30V |
| • Terminal Pin Voltage, SW2 -----                                                        | -2V (50ns) to 23V |
| • Terminal Pin Voltage, SYS-----                                                         | -0.3V to 23V      |
| • Supply Pin Voltage, BAT -----                                                          | -0.3V to 20V      |
| • Voltage Sense Pin Voltage, BATP -----                                                  | -0.3V to 20V      |
| • Voltage Sense Pin Voltage, BATN-----                                                   | -0.3V to 6V       |
| • Terminal Pin Voltage, SDRV -----                                                       | -0.3V to 26V      |
| • Terminal Pin Voltage, PMID-VBUS -----                                                  | -0.3V to 6V       |
| • Terminal Pin Voltage, BTST1-SW1, BTST2-SW2-----                                        | -0.3V to 6V       |
| • Terminal Pin Voltage, SYS-BAT -----                                                    | -0.3V to 16V      |
| • Terminal Pin Voltage, SDRV-BAT-----                                                    | -0.3V to 6V       |
| • Other Pins Voltage, STAT/OTG, SCL, SDA, INT, CE, D+, D-, PG-----                       | -0.3V to 6V       |
| • Other Pins Voltage for REGN, TS, QON, ILIM_HZ, PROG, IBAT-----                         | -0.3V to 6V       |
| • Power Dissipation, PD @ TA = 25°C<br>WL-CSP-56B 2.93x3.46 (BSC) -----                  | 3.86W             |
| • Package Thermal Resistance (Note 3)<br>WL-CSP-56B 2.93x3.46 (BSC), $\theta_{JA}$ ----- | 27.16°C/W         |
| • Lead Temperature (Soldering, 10 sec.)-----                                             | 260°C             |
| • Junction Temperature -----                                                             | 150°C             |
| • Storage Temperature Range -----                                                        | -55°C to 150°C    |
| • ESD Susceptibility (Note 4)<br>HBM (Human Body Model) -----                            | 2kV               |

**Note 2.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings on  $T_J = 25^\circ\text{C}$  only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

**Note 3.**  $\theta_{JA}$  is simulated under natural convection (still air) at  $T_A = 25^\circ\text{C}$  with the component mounted on a high effective-thermal-conductivity four-layer test board on a JEDEC 51-7 thermal measurement standard.

**Note 4.** Devices are ESD sensitive. Handling precautions are recommended.

## 13 Recommended Operating Conditions

([Note 5](#))

- Voltage Sense Pin Voltage, VAC1, VAC2----- 3.6V to 24V
- Supply Input Voltage Range, VBUS ----- 3.6V to 24V
- Maximum Input Current, IBUS ----- 3.3A
- Maximum Input Current, IOTG ----- 3.32A
- Maximum Output Current (SW2), ISYS ([Note 6](#))----- 5A
- Maximum Battery Voltage, VBAT ----- 18.8V
- Maximum Charge Current, IBAT ----- 5A
- Maximum Discharge Current, IBAT ----- 10A
- Ambient Temperature Range ----- -40°C to 85°C
- Junction Temperature Range ----- -40°C to 130°C

**Note 5.** The device is not guaranteed to function outside its operating conditions.

**Note 6.** To achieve the maximum output current for ISYS, it is recommended to set the switching frequency to 1MHz.

## 14 Electrical Characteristics

( $V_{BUS\_UVLO} < V_{BUS} < V_{BUS\_OVP}$ ,  $T_J = -40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ , unless otherwise specified.)

| Parameter                                                                     | Symbol                | Test Conditions                                                                                          | Min | Typ | Max | Unit |
|-------------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| <b>Quiescent Current</b>                                                      |                       |                                                                                                          |     |     |     |      |
| Battery Discharge Current (BATP) in Ship Mode                                 | $I_{Q\_BAT\_OFF}$     | BATP = 8V, no VBUS, I <sup>2</sup> C enabled, ADC disabled, SYS no load, in ship mode, measure IBAT      | --  | 2.5 | 6   | µA   |
| Battery Discharge Current (BATP) in Shutdown Mode                             | $I_{SD\_BAT\_OFF}$    | BATP = 8V, no VBUS, I <sup>2</sup> C disable, ADC disabled, SYS no load, in shutdown mode, measure IBAT  | --  | 0.6 | 3.5 | µA   |
| Battery Discharge Current (BATP, BAT) in the Battery Only Mode, Q5 is Enabled | $I_{Q\_BAT\_ON}$      | VBAT = 8V, no VBUS, Q5 is enabled, I <sup>2</sup> C enabled, ADC disabled, SYS no load, measure IBAT     | --  | 18  | 24  | µA   |
| Battery Discharge Current (BATP, BAT) in the Battery Only Mode, Q5 is Enabled | $I_{Q\_BAT\_ADC\_ON}$ | VBAT = 8V, no VBUS, Q5 is enabled, I <sup>2</sup> C enabled, ADC VBAT enabled, SYS no load, measure IBAT | --  | 650 | --  | µA   |
| Input Supply Current (VAC) in HZ Mode                                         | $I_{VAC\_HZ}$         | VAC = 5V, HZ mode, no battery, ADC disabled, ACDRV enabled, BC12 disabled                                | --  | 500 | 580 | µA   |
| Input Supply Current (VBUS) in HZ Mode                                        | $I_{VBUS\_HZ}$        | VBUS = 5V, HZ mode, no battery, ADC disabled, ACDRV disabled, BC12 disabled                              | --  | 354 | 510 | µA   |
| Input Supply Current (VBUS)                                                   | $I_{BUS\_SW}$         | VBUS = 15V, VBAT = 8V, charge disabled, converter switching, ISYS = 0A, OOA disabled                     | --  | 3   | --  | mA   |
|                                                                               |                       | VBUS = 15V, VBAT = 8V, charge disabled, converter switching, ISYS = 0A, OOA enabled                      | --  | 5   | --  |      |

| Parameter                                             | Symbol         | Test Conditions                                                                      | Min   | Typ  | Max  | Unit |
|-------------------------------------------------------|----------------|--------------------------------------------------------------------------------------|-------|------|------|------|
| Battery Discharge Current (BATP, BAT) in OTG Mode     | IBAT_OTG       | VBAT = 8V, VOTG = 5V, OTG mode enabled, converter switching, IBUS = 0A, OOA disabled | --    | 2    | --   | mA   |
|                                                       |                | VBAT = 8V, VOTG = 5V, OTG mode enabled, converter switching, IBUS = 0A, OOA enabled  | --    | 5    | --   |      |
| <b>VAC, VBUS and BAT Power</b>                        |                |                                                                                      |       |      |      |      |
| VAC Rising Threshold to Turn On the ACDRV             | VVAC_UVLO_RISE | VAC rises until ACFET turns on, measure VAC, VBUS, ACDRV1 and ACDRV2                 | --    | 3.4  | 3.5  | V    |
| VAC Falling Threshold to Turn Off the ACDRV           | VVAC_UVLO_FALL | VAC falls until ACFET turns off, measure VAC, VBUS, ACDRV1 and ACDRV2                | 3     | 3.2  | --   | V    |
| VBUS Rising for Active I <sup>2</sup> C, No Battery   | VBUS_UVLO      | VBUS only, VBUS rises to active I <sup>2</sup> C                                     | 3.45  | 3.6  | 3.75 | V    |
| VBUS Falling to Turn Off I <sup>2</sup> C, No Battery |                | VBUS only, VBUS falls to turn off I <sup>2</sup> C                                   | --    | 2.4  | 2.6  | V    |
| VBUS Rising Threshold to Start Switching              | VBUS_RISE      | VBUS only, VBUS rising                                                               | 3.3   | 3.6  | 3.75 | V    |
| VBUS Falling Threshold to Turn off REGN               | VBUS_FALL      | VBUS only, VBUS falling                                                              | 2.9   | 3.2  | 3.3  | V    |
| VAC 26V Overvoltage Rising Threshold                  | VAC_OVP        | VAC rising, VAC_OVP[1:0] = 00, for both VAC1 and VAC2                                | 25.2  | 26   | 26.8 | V    |
| VAC 26V Overvoltage Falling Threshold                 |                | VAC falling, VAC_OVP[1:0] = 00, for both VAC1 and VAC2                               | 24.4  | 25.2 | 26   |      |
| VAC 22V Overvoltage Rising Threshold                  |                | VAC rising, VAC_OVP[1:0] = 01, for both VAC1 and VAC2                                | 21.35 | 22   | 22.6 |      |
| VAC 22V Overvoltage Falling Threshold                 |                | VAC falling, VAC_OVP[1:0] = 01, for both VAC1 and VAC2                               | 20.79 | 21.4 | 22   |      |
| VAC 12V Overvoltage Rising Threshold                  |                | VAC rising, VAC_OVP[1:0] = 10, for both VAC1 and VAC2                                | 11.53 | 12   | 12.4 |      |
| VAC 12V Overvoltage Falling Threshold                 |                | VAC falling, VAC_OVP[1:0] = 10, for both VAC1 and VAC2                               | 11.2  | 11.6 | 12   |      |
| VAC 7V Overvoltage Rising Threshold                   |                | VAC rising, VAC_OVP[1:0] = 11, for both VAC1 and VAC2                                | 6.7   | 7    | 7.3  |      |
| VAC 7V Overvoltage Falling Threshold                  |                | VAC falling, VAC_OVP[1:0] = 11, for both VAC1 and VAC2                               | 6.5   | 6.8  | 7.1  |      |
| VBUS Overvoltage Rising Threshold                     | VBUS_OVP       | VBUS rising                                                                          | 24.4  | 25.7 | 26.2 | V    |
| VBUS Overvoltage Falling Threshold                    |                | VBUS falling                                                                         | 23.2  | 24.4 | 24.8 |      |
| IBUS Overcurrent Rising Threshold                     | IBUS_OCP       | IBUS rising (Note 7)                                                                 | 6.4   | 8    | --   | A    |
| BAT for Turn On Q5 and Active I <sup>2</sup> C        | VBAT_UVLO      | VBAT rising                                                                          | 2.39  | 2.6  | 2.7  | V    |

| Parameter                                             | Symbol                     | Test Conditions                                                                                     | Min                 | Typ                       | Max   | Unit |
|-------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------|---------------------|---------------------------|-------|------|
| BAT for Turn Off Q5 and I <sup>2</sup> C              |                            | V <sub>BAT</sub> falling                                                                            | 2.19                | 2.4                       | 2.5   |      |
| BATP for Turn-On Ship FET and Active I <sup>2</sup> C | V <sub>BATP_UVLO</sub>     | V <sub>BATP</sub> rising                                                                            | 3.29                | 3.4                       | 3.5   | V    |
| BATP for Turn-Off I <sup>2</sup> C and Ship FET       |                            | V <sub>BATP</sub> falling                                                                           | 2.29                | 2.4                       | 2.5   |      |
| Bad Adapter Detection Falling Threshold               | V <sub>BUS_MIN</sub>       | V <sub>BUS</sub> falling                                                                            | 3.24                | 3.4                       | 3.5   | V    |
| Bad Adapter Detection Hysteresis                      | V <sub>BUS_MIN_HYS</sub>   | V <sub>BUS</sub> rising                                                                             | 150                 | 200                       | 250   | mV   |
| Bad Adapter Detection Sink Source                     | R <sub>BADSRC</sub>        | Sink source from V <sub>BUS</sub> to GND, V <sub>BUS</sub> = 5V                                     | --                  | 1.1                       | --    | kΩ   |
| <b>External AC-RBFET Control</b>                      |                            |                                                                                                     |                     |                           |       |      |
| ACDRV Drive Voltage on RBFET                          | V <sub>ACDRV</sub>         | V <sub>AC1</sub> = 5V, measured on ACDRV1 to V <sub>AC1</sub>                                       | 4.5                 | 4.9                       | 5.3   | V    |
| <b>Power Path</b>                                     |                            |                                                                                                     |                     |                           |       |      |
| SYS Minimum Regulation Voltage Setting Range          | V <sub>SYSMIN_RANGE</sub>  | V <sub>SYSMIN</sub> regulation range, measured on SYS                                               | 2.5                 | --                        | 16    | V    |
| SYS Minimum Regulation Voltage Step                   | V <sub>SYSMIN_STEP</sub>   |                                                                                                     | --                  | 250                       | --    | mV   |
| SYS Minimum Regulation Voltage                        | V <sub>SYSMIN</sub>        | V <sub>BAT</sub> < V <sub>SYSMIN</sub> , Q5 disabled/enable ( <a href="#">Note 7</a> )              | V <sub>SYSMIN</sub> | V <sub>SYSMIN</sub> + 0.2 | --    | V    |
| SYS Minimum Regulation Voltage Accuracy               | V <sub>SYSMIN_ACC</sub>    | V <sub>SYSMIN</sub> = 7V                                                                            | -2                  | --                        | 2     | %    |
| SYS Regulation Voltage                                | V <sub>SYSREG</sub>        | V <sub>BAT</sub> = 16.8V, V <sub>BAT</sub> > V <sub>SYSMIN</sub> , Q5 disabled                      | 16.84               | 17.1                      | 17.4  | V    |
|                                                       |                            | V <sub>BAT</sub> = 12.6V, V <sub>BAT</sub> > V <sub>SYSMIN</sub> , Q5 disabled                      | 12.74               | 12.9                      | 13.11 |      |
|                                                       |                            | V <sub>BAT</sub> = 8.4V, V <sub>BAT</sub> > V <sub>SYSMIN</sub> , Q5 disabled                       | 8.6                 | 8.7                       | 8.81  |      |
| VSYS Overvoltage Rising Threshold                     | V <sub>SYS_OVP</sub>       | As a percentage of the system regulation voltage, the converter stops switching when Vsys rises     | 107.2               | 110                       | 112.7 | %    |
| VSYS Overvoltage Falling Threshold                    |                            | As a percentage of the system regulation voltage, the converter re-starts switching when Vsys falls | 97.2                | 100                       | 102.5 |      |
| VSYS Overvoltage Sink Source                          | R <sub>SYS_OVP</sub>       | Sink source from Vsysto GND                                                                         | --                  | 0.85                      | --    | kΩ   |
| VSYS Undervoltage Falling Threshold                   | V <sub>SYS_UVP</sub>       | VSYS falling                                                                                        | 2.1                 | 2.2                       | 2.3   | V    |
| <b>Battery Charger</b>                                |                            |                                                                                                     |                     |                           |       |      |
| Charge Voltage Setting Range                          | V <sub>BAT_REG_RANGE</sub> |                                                                                                     | 5                   | --                        | 18.8  | V    |

| Parameter                               | Symbol         | Test Conditions                                                            | Min  | Typ  | Max  | Unit |
|-----------------------------------------|----------------|----------------------------------------------------------------------------|------|------|------|------|
| Charge Voltage Step                     | VBAT_REG_STEP  |                                                                            | --   | 10   | --   | mV   |
| Charge Voltage Setting Accuracy         | VBAT_REG_ACC   | VBAT_REG = 8.4V, TJ = 0°C to 85°C                                          | -0.4 | --   | 0.5  | %    |
|                                         |                | VBAT_REG = 12.6V, TJ = 0°C to 85°C                                         | -0.5 | --   | 0.9  |      |
|                                         |                | VBAT_REG = 16.8V, TJ = 0°C to 85°C                                         | -0.4 | --   | 0.8  |      |
| Charge Current Regulation Setting Range | ICHG_REG_RANGE |                                                                            | 150  | --   | 5000 | mA   |
| Charge Current Regulation Step          | ICHG_REG_STEP  |                                                                            | --   | 10   | --   | mA   |
| Charge Current Regulation Accuracy      | ICHG_REG_ACC   | ICHG_REG = 2A, VSYSMIN = 7V, VBAT = 8V, TJ = 25°C <a href="#">(Note 7)</a> | -3.5 | --   | 3.5  | %    |
|                                         |                | ICHG_REG = 1A, VSYSMIN = 7V, VBAT = 8V, TJ = 0°C to 85°C                   | -9   | --   | 6    |      |
|                                         |                | ICHG_REG = 0.5A, VSYSMIN = 7V, VBAT = 8V, TJ = 0°C to 85°C                 | -13  | --   | 12.6 |      |
| Pre-Charge Rising Threshold             | VPRE_CHG_RISE  | VPRE_CHG = 15% x VBAT_REG, Pre-charge to Fast-charge, VBAT_REG = 18.8V     | 13   | 15   | 17   | %    |
|                                         |                | VPRE_CHG = 62% x VBAT_REG, Pre-charge to Fast-charge, VBAT_REG = 8.4V      | 60.5 | 62   | 63.5 |      |
|                                         |                | VPRE_CHG = 66.5% x VBAT_REG, Pre-charge to Fast-charge, VBAT_REG = 8.4V    | 65   | 66.5 | 68   |      |
|                                         |                | VPRE_CHG = 71.5% x VBAT_REG, Pre-charge to Fast-charge, VBAT_REG = 8.4V    | 70   | 71.5 | 73   |      |
| Pre-Charge Hysteresis                   | VPRE_CHG_HYS   | Fast-charge to Pre-charge                                                  | --   | 1.5  | --   | %    |
| Pre-Charge Current Setting Range        | IPRE_CHG_RANGE | Default = 120mA                                                            | 120  | --   | 2000 | mA   |
| Pre-Charge Current Step                 | IPRE_CHG_STEP  |                                                                            | --   | 40   | --   | mA   |
| Pre-Charge Accuracy                     | IPRE_CHG_ACC   | IPRE_CHG = 200mA, VSYSMIN = 7V, VBAT = 6.5V, TJ = 0°C to 85°C              | -20  | --   | 15   | %    |
|                                         |                | IPRE_CHG = 120mA, VSYSMIN = 7V, VBAT = 6.5V, TJ = 25°C                     | -30  | --   | 30   |      |
|                                         |                | IPRE_CHG = 120mA, VSYSMIN = 7V, VBAT = 6.5V, TJ = 0°C to 85°C              | -50  | --   | 30   |      |
| End-of-Charge Current Setting Range     | IEOC_CHG_RANGE | Default = 200mA                                                            | 120  | --   | 1000 | mA   |

| Parameter                                          | Symbol                        | Test Conditions                                                                                                           | Min  | Typ  | Max  | Unit |
|----------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| End-of-Charge Current Step                         | I <sub>EOC_CHG_STEP</sub>     |                                                                                                                           | --   | 40   | --   | mA   |
| End-of-Charge Accuracy<br><a href="#">(Note 8)</a> | I <sub>EOC_CHG_ACC</sub>      | I <sub>EOC_CHG</sub> = 120mA,<br>DIS_EOC_FCCM = 0<br>VBUS = 15V, V <sub>BAT</sub> = 8.4V,<br>T <sub>J</sub> = 25°C        | -20  | --   | 20   | %    |
|                                                    |                               | I <sub>EOC_CHG</sub> = 200mA,<br>DIS_EOC_FCCM = 0<br>VBUS = 15V, V <sub>BAT</sub> = 8.4V,<br>T <sub>J</sub> = 25°C        | -15  | --   | 15   |      |
|                                                    |                               | I <sub>EOC_CHG</sub> = 200mA,<br>DIS_EOC_FCCM = 0<br>VBUS = 15V, V <sub>BAT</sub> = 8.4V,<br>T <sub>J</sub> = 0°C to 85°C | -45  | --   | 25   |      |
|                                                    |                               | I <sub>EOC_CHG</sub> = 480mA,<br>DIS_EOC_FCCM = 0<br>VBUS = 15V, V <sub>BAT</sub> = 8.4V,<br>T <sub>J</sub> = 25°C        | -10  | --   | 10   |      |
|                                                    |                               | I <sub>EOC_CHG</sub> = 480mA,<br>DIS_EOC_FCCM = 0<br>VBUS = 15V, V <sub>BAT</sub> = 8.4V,<br>T <sub>J</sub> = 0°C to 85°C | -20  | --   | 10   |      |
| Trickle-Charge Falling Threshold                   | V <sub>TRICKLE_CHG_FALL</sub> | V <sub>BAT</sub> falling                                                                                                  | 1.8  | 2    | 2.2  | V    |
| Trickle-Charge Rising Threshold                    | V <sub>TRICKLE_CHG_RISE</sub> | V <sub>BAT</sub> rising                                                                                                   | 2.04 | 2.25 | 2.45 | V    |
| Trickle-Charge Current                             | I <sub>TRICKLE_CHG</sub>      | V <sub>BAT</sub> < V <sub>TRICKLE_CHG_RISE</sub> ,<br>T <sub>J</sub> = 0°C to 85°C                                        | 80   | 100  | 124  | mA   |
| Re-Charge Threshold below V <sub>BAT_REG</sub>     | V <sub>RE_CHG</sub>           | V <sub>BAT</sub> falling, V <sub>RECHG</sub> = 200mV,<br>VBUS = 15V, V <sub>BAT_REG</sub> = 8.4V                          | --   | 200  | --   | mV   |
| <b>Input Voltage and Current Regulation</b>        |                               |                                                                                                                           |      |      |      |      |
| Minimum Input Voltage Regulation Setting Range     | V <sub>MIVR_RANGE</sub>       |                                                                                                                           | 3.6  | --   | 22   | V    |
| Minimum Input Voltage Regulation Step              | V <sub>MIVR_STEP</sub>        |                                                                                                                           | --   | 100  | --   | mV   |
| Minimum Input Voltage Regulation Accuracy          | V <sub>MIVR_ACC</sub>         | V <sub>MIVR</sub> = 4.3V, 10.6V and 18.6V                                                                                 | -1   | --   | 1    | %    |
| Average Input Current Regulation Setting Range     | I <sub>AICR_RANGE</sub>       |                                                                                                                           | 0.1  | --   | 3.3  | A    |
| Average Input Current Regulation Step              | I <sub>AICR_STEP</sub>        |                                                                                                                           | --   | 10   | --   | mA   |

| Parameter                                 | Symbol         | Test Conditions                                                            | Min   | Typ  | Max   | Unit |
|-------------------------------------------|----------------|----------------------------------------------------------------------------|-------|------|-------|------|
| Average Input Current Regulation Accuracy | IAICR_ACC      | V <sub>BUS</sub> = 15V, IAICR = 500mA, TJ = 0°C to 85°C                    | 414   | 450  | 500   | mA   |
|                                           |                | V <sub>BUS</sub> = 15V, IAICR = 1000mA, TJ = 0°C to 85°C                   | 868   | 930  | 1000  |      |
|                                           |                | V <sub>BUS</sub> = 15V, IAICR = 2000mA, TJ = 25°C <a href="#">(Note 7)</a> | 1800  | 1900 | 2000  |      |
|                                           |                | V <sub>BUS</sub> = 15V, IAICR > 2000mA, TJ = 25°C <a href="#">(Note 7)</a> | -9    | --   | 0     | %    |
| <b>BAT Overvoltage Protection</b>         |                |                                                                            |       |      |       |      |
| Battery Overvoltage Rising                | VBAT_OVP       | V <sub>BAT</sub> rising, as percentage of V <sub>BAT_REG</sub>             | 102.7 | 104  | 105.1 | %    |
| Battery Overvoltage Falling               |                | V <sub>BAT</sub> falling, as percentage of V <sub>BAT_REG</sub>            | 100.7 | 102  | 103   | %    |
| Battery Overvoltage Sink Source           | RBAT_OVP       | Sink source from V <sub>BAT</sub> to GND                                   | --    | 1.1  | --    | kΩ   |
| <b>Thermal Regulation and Shutdown</b>    |                |                                                                            |       |      |       |      |
| Junction Thermal Regulation Setting Range | TJ_THREG_RANGE | Default = 120°C                                                            | 60    | --   | 120   | °C   |
| Junction Thermal Regulation Step          | TJ_THREG_STEP  |                                                                            | --    | 20   | --    | °C   |
| Junction Thermal Regulation Accuracy      | TJ_THREG_ACC   | TJ_THREG = 120°C                                                           | --    | 120  | --    | °C   |
|                                           |                | TJ_THREG = 100°C                                                           | --    | 100  | --    |      |
|                                           |                | TJ_THREG = 80°C                                                            | --    | 80   | --    |      |
|                                           |                | TJ_THREG = 60°C                                                            | --    | 60   | --    |      |
| Over-Temperature Protection Rising        | TOTP           | TJ_THREG = 150°C, Temperature rising <a href="#">(Note 7)</a>              | 130   | 150  | 170   | °C   |
|                                           |                | TJ_THREG = 130°C, Temperature rising <a href="#">(Note 7)</a>              | 110   | 130  | 150   |      |
|                                           |                | TJ_THREG = 120°C, Temperature rising <a href="#">(Note 7)</a>              | 100   | 120  | 140   |      |
|                                           |                | TJ_THREG = 85°C, Temperature rising <a href="#">(Note 7)</a>               | 65    | 85   | 105   |      |
| Over-Temperature Protection Hysteresis    | TOTP_HYS       | Temperature falling                                                        | --    | 30   | --    | °C   |
| <b>NTC Monitor (Charger Mode)</b>         |                |                                                                            |       |      |       |      |
| Battery Temperature COLD Threshold (0°C)  | VTS_COLD       | V <sub>TS</sub> rising, the ratio of V <sub>REGN</sub>                     | 72.3  | 73.5 | 74.7  | %    |
|                                           |                | V <sub>TS</sub> falling, the ratio of V <sub>REGN</sub>                    | 70.8  | 72   | 73.2  |      |

| Parameter                                                 | Symbol                             | Test Conditions                                                                         | Min  | Typ  | Max  | Unit |
|-----------------------------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------|------|------|------|------|
| Battery Temperature<br>COOL Rising Threshold              | V <sub>TS</sub> _COOL_RISE         | V <sub>TS</sub> _COOL = 5°C, V <sub>TS</sub> rising, the ratio of VREGN (Note 7)        | 70.6 | 71.1 | 71.6 | %    |
|                                                           |                                    | V <sub>TS</sub> _COOL = 10°C, V <sub>TS</sub> rising, the ratio of VREGN                | 67.4 | 68.5 | 69.6 |      |
|                                                           |                                    | V <sub>TS</sub> _COOL = 15°C, V <sub>TS</sub> rising, the ratio of VREGN (Note 7)       | 65   | 65.5 | 66   |      |
|                                                           |                                    | V <sub>TS</sub> _COOL = 20°C, V <sub>TS</sub> rising, the ratio of VREGN (Note 7)       | 61.9 | 62.4 | 62.9 |      |
| Battery Temperature<br>COOL Falling Threshold             | V <sub>TS</sub> _COOL_FALL         | V <sub>TS</sub> _COOL = 5°C, V <sub>TS</sub> falling, the ratio of VREGN (Note 7)       | 69.3 | 69.8 | 70.3 | %    |
|                                                           |                                    | V <sub>TS</sub> _COOL = 10°C, V <sub>TS</sub> falling, the ratio of VREGN               | 65.9 | 67.0 | 68.1 |      |
|                                                           |                                    | V <sub>TS</sub> _COOL = 15°C, V <sub>TS</sub> falling, the ratio of VREGN (Note 7)      | 63.7 | 64.2 | 64.7 |      |
|                                                           |                                    | V <sub>TS</sub> _COOL = 20°C, V <sub>TS</sub> falling, the ratio of VREGN (Note 7)      | 60.6 | 61.1 | 61.6 |      |
| Battery Temperature<br>WARM Falling Threshold             | V <sub>TS</sub> _WARM_FALL         | V <sub>TS</sub> _WARM = 40°C, V <sub>TS</sub> falling, the ratio of VREGN (Note 7)      | 47.9 | 48.4 | 48.9 | %    |
|                                                           |                                    | V <sub>TS</sub> _WARM = 45°C, V <sub>TS</sub> falling, the ratio of VREGN               | 44.2 | 45   | 45.8 |      |
|                                                           |                                    | V <sub>TS</sub> _WARM = 50°C, V <sub>TS</sub> falling, the ratio of VREGN (Note 7)      | 40.7 | 41.2 | 41.7 |      |
|                                                           |                                    | V <sub>TS</sub> _WARM = 55°C, V <sub>TS</sub> falling, the ratio of VREGN (Note 7)      | 37.2 | 37.7 | 38.2 |      |
| Battery Temperature<br>WARM Rising Threshold              | V <sub>TS</sub> _WARM_RISE         | V <sub>TS</sub> _WARM = 40°C, V <sub>TS</sub> rising, the ratio of VREGN (Note 7)       | 49.2 | 49.7 | 50.2 | %    |
|                                                           |                                    | V <sub>TS</sub> _WARM = 45°C, V <sub>TS</sub> rising, the ratio of VREGN                | 45.2 | 46   | 46.8 |      |
|                                                           |                                    | V <sub>TS</sub> _WARM = 50°C, V <sub>TS</sub> rising, the ratio of VREGN (Note 7)       | 42   | 42.5 | 43   |      |
|                                                           |                                    | V <sub>TS</sub> _WARM = 55°C, V <sub>TS</sub> rising, the ratio of VREGN (Note 7)       | 38.5 | 39   | 39.5 |      |
| Battery Temperature<br>HOT Threshold (60°C)               | V <sub>TS</sub> _HOT               | V <sub>TS</sub> falling, the ratio of VREGN                                             | 33.4 | 34   | 34.6 | %    |
|                                                           |                                    | V <sub>TS</sub> rising, the ratio of VREGN                                              | 34.9 | 35.5 | 36.1 |      |
| <b>NTC Monitor (OTG Mode)</b>                             |                                    |                                                                                         |      |      |      |      |
| Battery Temperature<br>COLD Rising Threshold<br>OTG Mode  | V <sub>TS</sub> _COLD_OTG_<br>RISE | V <sub>TS</sub> _COLD_OTG = -20°C, V <sub>TS</sub> rising, the ratio of VREGN (Note 7)  | 78.7 | 80   | 81.3 | %    |
|                                                           |                                    | V <sub>TS</sub> _COLD_OTG = -10°C, V <sub>TS</sub> rising, the ratio of VREGN           | 75.7 | 77   | 78.3 |      |
| Battery Temperature<br>COLD Falling Threshold<br>OTG Mode | V <sub>TS</sub> _COLD_OTG_<br>FALL | V <sub>TS</sub> _COLD_OTG = -20°C, V <sub>TS</sub> falling, the ratio of VREGN (Note 7) | 78.2 | 78.7 | 79.2 | %    |
|                                                           |                                    | V <sub>TS</sub> _COLD_OTG = -10°C, V <sub>TS</sub> falling, the ratio of VREGN          | 74.8 | 76   | 77.2 |      |

| Parameter                                                               | Symbol                       | Test Conditions                                                                                  | Min  | Typ  | Max   | Unit |
|-------------------------------------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------|------|------|-------|------|
| Battery Temperature HOT Falling Threshold OTG Mode                      | VTS_HOT_OTG_FALL             | V <sub>TS_HOT_OTG</sub> = 55°C, V <sub>TS</sub> falling, the ratio of V <sub>REGN</sub> (Note 7) | 37.2 | 37.7 | 38.2  | %    |
|                                                                         |                              | V <sub>TS_HOT_OTG</sub> = 60°C, V <sub>TS</sub> falling, the ratio of V <sub>REGN</sub>          | 33.9 | 34.5 | 35.1  |      |
|                                                                         |                              | V <sub>TS_HOT_OTG</sub> = 65°C, V <sub>TS</sub> falling, the ratio of V <sub>REGN</sub> (Note 7) | 32   | 32.5 | 33    |      |
| Battery Temperature HOT Rising Threshold OTG Mode                       | V <sub>TS_HOT_OTG_RISE</sub> | V <sub>TS_HOT_OTG</sub> = 55°C, V <sub>TS</sub> rising, the ratio of V <sub>REGN</sub> (Note 7)  | 38.8 | 39.3 | 39.8  | %    |
|                                                                         |                              | V <sub>TS_HOT_OTG</sub> = 60°C, V <sub>TS</sub> rising, the ratio of V <sub>REGN</sub>           | 34.9 | 35.5 | 36.2  |      |
|                                                                         |                              | V <sub>TS_HOT_OTG</sub> = 65°C, V <sub>TS</sub> rising, the ratio of V <sub>REGN</sub> (Note 7)  | 32   | 32.5 | 33    |      |
| <b>Overcurrent Threshold</b>                                            |                              |                                                                                                  |      |      |       |      |
| Q1 Cycle-by-Cycle Overcurrent Threshold                                 | I <sub>OCP_Q1</sub>          |                                                                                                  | 7.04 | 10.5 | 13.86 | A    |
| Q2 Cycle-by-Cycle Overcurrent Threshold                                 | I <sub>OCP_Q2</sub>          |                                                                                                  | 6.05 | 7.5  | 8.94  | A    |
| Q3 Cycle-by-Cycle Overcurrent Threshold                                 | I <sub>OCP_Q3</sub>          |                                                                                                  | 5.25 | 7.5  | 9.74  | A    |
| Q4 Cycle-by-Cycle Overcurrent Threshold                                 | I <sub>OCP_Q4</sub>          |                                                                                                  | 8    | 10.5 | 12.96 | A    |
| System Over-Load Threshold                                              | I <sub>OCP_BATFET</sub>      |                                                                                                  | 9.6  | --   | --    | A    |
| <b>Internal Sense Resistance and MOSFET Rdson</b>                       |                              |                                                                                                  |      |      |       |      |
| Reverse-Blocking MOSFET (QRB) Turn-On Resistance between VBUS and PMID  | R <sub>DSON_QRB</sub>        |                                                                                                  | --   | 9    | --    | mΩ   |
| High-Side Switching MOSFET (Q1) Turn-On Resistance between PMID and SW1 | R <sub>DSON_Q1</sub>         | V <sub>REGN</sub> = 4.9V                                                                         | --   | 25   | --    | mΩ   |
| Low-Side Switching MOSFET (Q2) Turn-On Resistance between SW1 and PGND  | R <sub>DSON_Q2</sub>         | V <sub>REGN</sub> = 4.9V                                                                         | --   | 34   | --    | mΩ   |
| Low-Side Switching MOSFET(Q3) Turn-On Resistance between SW2 and PGND   | R <sub>DSON_Q3</sub>         | V <sub>REGN</sub> = 4.9V                                                                         | --   | 28   | --    | mΩ   |
| High-Side Switching MOSFET(Q4) Turn-On Resistance between SW2 and SYS   | R <sub>DSON_Q4</sub>         | V <sub>REGN</sub> = 4.9V                                                                         | --   | 17   | --    | mΩ   |

| Parameter                                          | Symbol                    | Test Conditions                                                                                                                   | Min   | Typ | Max  | Unit |
|----------------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|------|
| BATFET (Q5) Turn-On Resistance between SYS and BAT | R <sub>DSON_Q5</sub>      |                                                                                                                                   | --    | 9   | --   | mΩ   |
| <b>USB On-The-Go (OTG)</b>                         |                           |                                                                                                                                   |       |     |      |      |
| OTG Low Battery Protection                         | V <sub>OTG_LBP</sub>      | V <sub>BAT</sub> falling                                                                                                          | 2.3   | 2.5 | 2.6  | V    |
|                                                    |                           | V <sub>BAT</sub> rising                                                                                                           | 2.5   | 2.7 | 2.9  |      |
| OTG Voltage Limit Regulation Setting Range         | V <sub>OTG_CV_RANGE</sub> | Default = 5V                                                                                                                      | 2.8   | --  | 22   | V    |
| OTG Voltage Limit Regulation Step                  | V <sub>OTG_CV_STEP</sub>  |                                                                                                                                   | --    | 10  | --   | mV   |
| OTG Voltage Limit Regulation Accuracy              | V <sub>OTG_CV_ACC</sub>   | I <sub>VBUS</sub> = 0A, V <sub>OTG_REG</sub> = 5V                                                                                 | -1.5  | --  | 1.5  | %    |
| OTG Current Limit Regulation Setting Range         | I <sub>OTG_CC_RANGE</sub> | Default = 3A                                                                                                                      | 0.12  | --  | 3.32 | A    |
| OTG Current Limit Regulation Step                  | I <sub>OTG_CC_STEP</sub>  |                                                                                                                                   | --    | 40  | --   | mA   |
| OTG Current Limit Regulation Accuracy              | I <sub>OTG_CC</sub>       | I <sub>OTG_CC</sub> = 3A, V <sub>BAT</sub> = 8V, V <sub>OTG_CV</sub> = 5V, T <sub>J</sub> = 25°C, <a href="#">(Note 7)</a>        | -3    | --  | 3    | %    |
|                                                    |                           | I <sub>OTG_CC</sub> = 1A, V <sub>BAT</sub> = 8V, V <sub>OTG_CV</sub> = 5V, T <sub>J</sub> = 0°C to 85°C                           | -11.5 | --  | 8.5  |      |
|                                                    |                           | I <sub>OTG_CC</sub> = 0.48A, V <sub>BAT</sub> = 8V, V <sub>OTG_CV</sub> = 5V, T <sub>J</sub> = 0°C to 85°C                        | -11.5 | --  | 15   |      |
| Battery Current Regulation in OTG Mode             | I <sub>OTG_BAT</sub>      | I <sub>BAT_REG</sub> = 3A, V <sub>BAT</sub> = 8V, V <sub>OTG_CV</sub> = 5V, T <sub>J</sub> = 25°C, <a href="#">(Note 7)</a>       | 2.8   | 3   | 3.2  | A    |
|                                                    |                           | I <sub>BAT_REG</sub> = 4A, V <sub>BAT</sub> = 8V, V <sub>OTG_CV</sub> = 5V, T <sub>J</sub> = 25°C, <a href="#">(Note 7)</a>       | 3.8   | 4   | 4.2  |      |
|                                                    |                           | I <sub>BAT_REG</sub> = 5A, V <sub>BAT</sub> = 8V, V <sub>OTG_CV</sub> = 5V, T <sub>J</sub> = 0°C to 85°C <a href="#">(Note 7)</a> | 4.55  | 5   | 5.27 |      |
| OTG Overvoltage Threshold                          | V <sub>OTG_OVP</sub>      | As percentage of V <sub>OTG_CV</sub> , OTG mode, OOA disabled, V <sub>BUS</sub> rising                                            | 104   | 113 | 120  | %    |
|                                                    |                           | As percentage of V <sub>OTG_CV</sub> , OTG mode, OOA disabled, V <sub>BUS</sub> falling                                           | 90    | 98  | 104  |      |
| OTG Undervoltage Falling Threshold                 | V <sub>OTG_UVP</sub>      | V <sub>BUS</sub> falling                                                                                                          | 2.1   | 2.2 | 2.3  | V    |

| Parameter                                     | Symbol       | Test Conditions                                                                                     | Min  | Typ | Max  | Unit |
|-----------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------|------|-----|------|------|
| <b>PWM</b>                                    |              |                                                                                                     |      |     |      |      |
| PWM Switching Frequency                       | fsw          | Oscillator frequency,<br>VBUS = 5V, VsYS = 10V or<br>VBUS = 10V, VsYS = 5V<br>fsw = 1.5MHz          | 1.22 | 1.5 | 1.78 | MHz  |
|                                               |              | Oscillator frequency,<br>VBUS = 5V, VsYS = 10V or<br>VBUS = 10V, VsYS = 5V<br>fsw = 750kHz (Note 7) | 610  | 750 | 890  | kHz  |
| <b>REGN</b>                                   |              |                                                                                                     |      |     |      |      |
| REGN LDO Output Voltage                       | VREGN        | VBUS = 5V, VBAT = 8V,<br>IREGN= 20mA, measure VREGN                                                 | 4.6  | 4.9 | 5.08 | V    |
|                                               |              | VBUS = 15V, VBAT = 8V,<br>IREGN= 20mA, measure VREGN                                                | 4.6  | 4.9 | 5.2  |      |
| REGN LDO Current Limit                        | IREGN        | VBUS = 5V, VBAT = 8V,<br>VREGN = 4.5V                                                               | 30   | --  | --   | mA   |
| <b>Current Sense and Sink</b>                 |              |                                                                                                     |      |     |      |      |
| IBAT Pin Current Sensing Accuracy             | IBATPIN_ACC  | IBAT = 4A, VBAT = 8V,<br>TJ = 25°C (Note 7)                                                         | -5   | --  | 5    | %    |
|                                               |              | IBAT = 1A, VBAT = 8V                                                                                | -10  | --  | 10   |      |
|                                               |              | IBAT = 0.5A, VBAT = 8V,<br>TJ = 0°C to 85°C                                                         | -20  | --  | 24   |      |
| VAC1 Discharge Resistance                     | RVAC1_DISCHG | VAC1_PD_EN = 1, VAC1 = 5V                                                                           | 0.85 | 1.1 | 1.65 | kΩ   |
| VAC2 Discharge Resistance                     | RVAC2_DISCHG | VAC2_PD_EN = 1, VAC2 = 5V                                                                           | 0.85 | 1.1 | 1.65 | kΩ   |
| VBUS Discharge Resistance                     | RVBUS_DISCHG | VBUS_PD_EN = 1, VBUS = 5V                                                                           | 0.85 | 1.1 | 1.65 | kΩ   |
| <b>I<sup>2</sup>C Interface (SCL and SDA)</b> |              |                                                                                                     |      |     |      |      |
| Input SDA High Threshold Voltage              | VIH_SDA      | Pull high to 1.8V/1.2V                                                                              | 0.84 | --  | --   | V    |
| Input SDA Low Threshold Voltage               | VIL_SDA      | Pull high to 1.8V/1.2V                                                                              | --   | --  | 0.4  | V    |
| Output SDA Low Threshold Voltage              | VOL_SDA      | Sink current = 5mA                                                                                  | --   | --  | 0.4  | V    |
| High Level SDA Leakage Current                | ILK_SDA      | Pull high to 1.8V                                                                                   | --   | --  | 1    | μA   |
| Input SCL High Threshold Voltage              | VIH_SCL      | Pull high to 1.8V/1.2V                                                                              | 0.84 | --  | --   | V    |
| Input SCL Low Threshold Voltage               | VIL_SCL      | Pull high to 1.8V/1.2V                                                                              | --   | --  | 0.4  | V    |
| High Level SCL Leakage Current                | ILK_SCL      | Pull high to 1.8V                                                                                   | --   | --  | 1    | μA   |
| SCL Clock Frequency                           | fscl         |                                                                                                     | --   | --  | 3400 | kHz  |

| Parameter                                     | Symbol        | Test Conditions                 | Min  | Typ | Max  | Unit |
|-----------------------------------------------|---------------|---------------------------------|------|-----|------|------|
| <b>Control I/O Pin (CE, QON and ILIM_HZ)</b>  |               |                                 |      |     |      |      |
| Input <u>CE</u> High Threshold Voltage        | VIH_CE        |                                 | 1.3  | --  | --   | V    |
| Input <u>CE</u> Low Threshold Voltage         | VIL_CE        |                                 | --   | --  | 0.4  | V    |
| High Level <u>CE</u> Leakage Current          | ILK_CE        | Pull high to 1.8V               | --   | --  | 1    | µA   |
| Input <u>QON</u> High Threshold Voltage       | VIH_QON       |                                 | 1.3  | --  | --   | V    |
| Input <u>QON</u> Low Threshold Voltage        | VIL_QON       |                                 | --   | --  | 0.4  | V    |
| Internal <u>QON</u> Pull-Up Voltage           | VQON          |                                 | 2.79 | 3.1 | 3.4  | V    |
| Internal <u>QON</u> Pull-Up Resistance        | RQON          |                                 | 165  | 200 | 274  | kΩ   |
| Input <u>ILIM_HZ</u> High Threshold Voltage   | VIH_ILIM_HZ   |                                 | 1    | --  | --   | V    |
| Input <u>ILIM_HZ</u> Low Threshold Voltage    | VIL_ILIM_HZ   |                                 | --   | --  | 0.75 | V    |
| High Level <u>LIM_HZ</u> Leakage Current      | ILK_ILIM_HZ   | VILIM_HZ = 4V                   | -1.5 | --  | 1.5  | µA   |
| <b>Control I/O Pin (PG, INT and STAT/OTG)</b> |               |                                 |      |     |      |      |
| Output <u>INT</u> Low Threshold Voltage       | VOL_INT       | Sink current = 5mA              | --   | --  | 0.4  | V    |
| High Level <u>INT</u> Leakage Current         | IBIAS_INT     | Pull high to 1.8V               | --   | --  | 1    | µA   |
| INT Pull-Low Time                             | tINT_PULL_LOW | <u>INT</u> pull low time        | --   | 256 | --   | µs   |
| Output <u>PG</u> Low Threshold Voltage        | VOL_PG        | Sink current = 5mA              | --   | --  | 0.4  | V    |
| High Level <u>PG</u> Leakage Current          | IBIAS_PG      | Pull high to 1.8V               | --   | --  | 1    | µA   |
| Output <u>STAT/OTG</u> Low Threshold Voltage  | VOL_STAT      | Sink current = 5mA              | --   | --  | 0.4  | V    |
| High Level <u>STAT/OTG</u> Leakage Current    | ILK_STAT      | Pull high to 1.8V               | --   | --  | 1    | µA   |
| Input <u>STAT/OTG</u> High Threshold Voltage  | VIH_OTG       | STAT configure to the OTG pin   | 1.3  | --  | --   | V    |
| Input <u>STAT/OTG</u> Low Threshold Voltage   | VIL_OTG       | STAT configure to the OTG pin   | --   | --  | 0.4  | V    |
| <b>D+/D- Detection</b>                        |               |                                 |      |     |      |      |
| Data Detect Voltage                           | VDAT_REF      | For primary/secondary detection | 340  | 375 | 400  | mV   |
| D+ Current Sink                               | ID+_ISNK      | VD+ = 500mV                     | 25   | 45  | 65   | µA   |
| D- Current Sink                               | ID-_ISNK      | VD- = 500mV                     | 25   | 45  | 65   | µA   |
| D+/D- Leakage Current                         | ID+D-_LKG     | HIZ mode                        | -1   | --  | 1    | µA   |

| Parameter                                      | Symbol                     | Test Conditions                | Min   | Typ | Max  | Unit |
|------------------------------------------------|----------------------------|--------------------------------|-------|-----|------|------|
| D+ Logic Threshold                             | VLGC                       | V <sub>D+</sub> rising         | 800   | 900 | 1000 | mV   |
| D+ Current Source                              | I <sub>D+</sub> _SRC       | V <sub>D+</sub> = 200mV        | 7     | 10  | 13   | µA   |
| D+ Voltage Source                              | V <sub>D+</sub> _SRC       |                                | 600   | 650 | 700  | mV   |
| D- Voltage Source                              | V <sub>D-</sub> _SRC       |                                | 600   | 650 | 700  | mV   |
| D+ Pull-Down Resistance for Connection Check   | R <sub>D+</sub> _19K       |                                | 14.25 | 20  | 24.8 | kΩ   |
| D- Pull-Down Resistance for Connection Check   | R <sub>D-</sub> _19K       |                                | 14.25 | 20  | 24.8 | kΩ   |
| D+D- Threshold for Non-Standard Adapter (0.9V) | V <sub>D+D-</sub> _0P9     |                                | 0.81  | 0.9 | 0.99 | V    |
| D+D- Threshold for Non-Standard Adapter (1.5V) | V <sub>D+D-</sub> _1P5     |                                | 1.4   | 1.5 | 1.6  | V    |
| D+D- Threshold for Non-Standard Adapter (2.3V) | V <sub>D+D-</sub> _2P3     |                                | 2.2   | 2.3 | 2.4  | V    |
| D+D- Threshold for CDP                         | V <sub>D+D-</sub> _CDP     | For host mode, CDP             | 1.8   | 2   | 2.2  | V    |
| Across D+/D- Resistance in DCP                 | R <sub>DCP</sub>           | For host mode, DCP             | --    | 50  | 150  | Ω    |
| <b>ADC Measurement</b>                         |                            |                                |       |     |      |      |
| Effective Resolution                           | ADCRES                     | ADC 16 bits                    | 14    | 15  | --   | bits |
| Conversion-Time                                | t <sub>ADC_CONV</sub>      |                                | --    | 3.6 | --   | ms   |
| ADC VBUS Voltage Reading Range                 | V <sub>BUS_ADC_RANGE</sub> |                                | 0     | --  | 30   | V    |
| ADC VBUS Voltage Reading Resolution            | V <sub>BUS_ADC_RES</sub>   | LSB                            | --    | 1   | --   | mV   |
| ADC VBUS Voltage Reading Accuracy              | V <sub>BUS_ADC_ACC</sub>   | V <sub>BUS</sub> = 3.6V to 24V | -2.2  | --  | 2.2  | %    |
| ADC IBUS Current Reading Range                 | I <sub>BUS_ADC_RANGE</sub> |                                | 0     | --  | 5    | A    |
| ADC IBUS Current Reading Resolution            | I <sub>BUS_ADC_RES</sub>   | LSB                            | --    | 1   | --   | mA   |
| ADC IBUS Current Reading Accuracy              | I <sub>BUS_ADC_ACC</sub>   | I <sub>BUS</sub> = 0.5A to 1A  | -115  | --  | 125  | mA   |
| ADC VAC1 Voltage Reading Range                 | V <sub>AC1_ADC_RANGE</sub> |                                | 0     | --  | 30   | V    |
| ADC VAC1 Voltage Reading Resolution            | V <sub>AC1_ADC_RES</sub>   | LSB                            | --    | 1   | --   | mV   |
| ADC VAC1 Voltage Reading Accuracy              | V <sub>AC1_ADC_ACC</sub>   | V <sub>AC1</sub> = 3.6V to 24V | -2.3  | --  | 2.3  | %    |
| ADC VAC2 Voltage Reading Range                 | V <sub>AC2_ADC_RANGE</sub> |                                | 0     | --  | 30   | V    |
| ADC VAC2 Voltage Reading Resolution            | V <sub>AC2_ADC_RES</sub>   | LSB                            | --    | 1   | --   | mV   |
| ADC VAC2 Voltage Reading Accuracy              | V <sub>AC2_ADC_ACC</sub>   | V <sub>AC2</sub> = 3.6V to 24V | -2.3  | --  | 2.3  | %    |

| Parameter                              | Symbol                    | Test Conditions                               | Min    | Typ   | Max   | Unit |
|----------------------------------------|---------------------------|-----------------------------------------------|--------|-------|-------|------|
| ADC VSYS Voltage Reading Range         | VSYS_ADC_RANGE            |                                               | 0      | --    | 23    | V    |
| ADC VSYS Voltage Reading Resolution    | VSYS_ADC_RES              | LSB                                           | --     | 1     | --    | mV   |
| ADC VSYS Voltage Reading Accuracy      | VSYS_ADC_ACC              | VSYS = 2.5V to 13V                            | -4     | --    | 4     | %    |
| ADC VBAT Voltage Reading Range         | VBAT_ADC_RANGE            |                                               | 0      | --    | 20    | V    |
| ADC VBAT Voltage Reading Resolution    | VBAT_ADC_RES              | LSB                                           | --     | 1     | --    | mV   |
| ADC VBAT Voltage Reading Accuracy      | VBAT_ADC_ACC              | VBAT = 2V to 12.6V                            | -5.6   | --    | 5.6   | %    |
| ADC IBAT Current Reading Range         | IBAT_ADC_RANGE            |                                               | 0      | --    | 8     | A    |
| ADC IBAT Current Reading Resolution    | IBAT_ADC_RES              | LSB                                           | --     | 1     | --    | mA   |
| ADC IBAT Current Reading Accuracy      | IBAT_ADC_ACC              | IBAT = 0.5A to 1A                             | -120   | --    | 130   | mA   |
| ADC TS Reading Range                   | RATIO_TS_ADC_RANGE        | Ratio for VTS/VREGN                           | 0      | --    | 99.9  | %    |
| ADC TS Reading Resolution              | RATIO_TS_ADC_RES          | LSB                                           | --     | 0.098 | --    | %    |
| ADC TS Reading Accuracy                | RATIO_TS_ADC_ACC          | VTS = 0.1V to 4.7V                            | -1.568 | --    | 1.568 | %    |
| ADC Die Temperature Reading Range      | TDIE_ADC_RANGE            |                                               | -40    | --    | 150   | °C   |
| ADC Die Temperature Reading Resolution | TDIE_ADC_RANGE            | LSB                                           | --     | 1     | --    | °C   |
| ADC Die Temperature Reading Accuracy   | TDIE_ADC_ACC              | TJ = 0°C to 85°C (Note 7)                     | -5     | --    | 5     | °C   |
| ADC D+ Voltage Reading Range           | VD+_ADC_RANGE             |                                               | 0      | --    | 3600  | mV   |
| ADC D+ Voltage Reading Resolution      | VD+_ADC_RES               | LSB                                           | --     | 1     | --    | mV   |
| ADC D+ Voltage Reading Accuracy        | VD+_ADC_ACC               | D+ = 0V to 3.6V, HZ mode,<br>TJ = 0°C to 85°C | -30    | --    | 25    | mV   |
| ADC D- Voltage Reading Range           | VD_-ADC_RANGE             |                                               | 0      | --    | 3600  | mV   |
| ADC D- Voltage Reading Resolution      | VD_-ADC_RES               | LSB                                           | --     | 1     | --    | mV   |
| ADC D- Voltage Reading Accuracy        | VD_-ADC_ACC               | D- = 0V to 3.6V, HZ mode,<br>TJ = 0°C to 85°C | -30    | --    | 25    | mV   |
| <b>Timing Requirements</b>             |                           |                                               |        |       |       |      |
| Charge Safe Timer for Trickle Charge   | t <sub>TRI_SAFE_TMR</sub> |                                               | 0.9    | 1     | 1.1   | hr   |

| Parameter                         | Symbol        | Test Conditions     | Min  | Typ | Max  | Unit |
|-----------------------------------|---------------|---------------------|------|-----|------|------|
| Charge Safe Timer for Pre-Charge  | tPRE_SAFE_TMR | PRECHG_TMR = 2hrs   | 1.8  | 2   | 2.2  | hr   |
| Charge Safe Timer for Fast Charge | tCHG_SAFE_TMR | FASTCHG_TMR = 5hrs  | 4.5  | 5   | 5.5  | hr   |
|                                   |               | FASTCHG_TMR = 8hrs  | 7.2  | 8   | 8.8  |      |
|                                   |               | FASTCHG_TMR = 12hrs | 10.8 | 12  | 13.2 |      |
|                                   |               | FASTCHG_TMR = 24hrs | 21.6 | 24  | 26.4 |      |
| Back-Ground Charge Timer          | tBG_CHG_TMR   | BG_CHG_TMR = 15mins | 12   | 15  | 18   | min  |
|                                   |               | BG_CHG_TMR = 30mins | 24   | 30  | 36   |      |
|                                   |               | BG_CHG_TMR = 45mins | 36   | 45  | 54   |      |
| <b>Watchdog Timer</b>             |               |                     |      |     |      |      |
| Watchdog Timer                    | tWDT          | WATCHDOG = 160s     | 144  | 160 | 176  | s    |

**Note 7.** Specification is guaranteed by design and/or correlation with statistical process control.

**Note 8.** Refer to the MIVR section in the Application Information for detailed descriptions.

## 15 Typical Application Circuit

## 15.1 RT9490 with Dual Input and Ship FET



## 15.2 RT9490 with Single Input and No Ship FET



## 15.3 RT9490 with Single ACRBFET and No Ship FET



Table 1. Recommended Components Information

| Name              | Part Number        | Description                    | Package        | Manufacturer    |
|-------------------|--------------------|--------------------------------|----------------|-----------------|
| CAC1              | 0402B104K500CT     | 0.1 $\mu$ F/50V/X7R            | 0402           | WALSIN          |
| CAC2              | 0402B104K500CT     | 0.1 $\mu$ F/50V/X7R            | 0402           | WALSIN          |
| CBUS              | GRM188R6YA106MA73  | 10 $\mu$ F/35V/X5R             | 0603           | MURATA          |
| CPMID             | GRM188R6YA106MA73  | 10 $\mu$ F/35V/X5R             | 0603           | MURATA          |
| CPMID             | 0402B104K500CT     | 0.1 $\mu$ F/50V/X7R            | 0402           | WALSIN          |
| CBTST1            | GRM033R61C473KE84  | 47nF/16V/X5R                   | 0201           | MURATA          |
| CBTST2            | GRM033R61C473KE84  | 47nF/16V/X5R                   | 0201           | MURATA          |
| Csys              | GRM188R61E106MA73  | 10 $\mu$ F/25V/X5R             | 0603           | MURATA          |
| Csys              | 0402B104K500CT     | 0.1 $\mu$ F/50V/X7R            | 0402           | WALSIN          |
| CBAT              | GRM188R61E106MA73  | 10 $\mu$ F/25V/X5R             | 0603           | MURATA          |
| CREGN             | GRM155R60J475ME47D | 4.7 $\mu$ F/6.3V/X5R           | 0402           | MURATA          |
| L                 | PIMB063T-1R0MS-68  | 1 $\mu$ H/20%/6.7m $\Omega$    | 6.8x7.3x3.0mm  | CYNTEC          |
|                   | PIMB063T-2R2MS-68  | 2.2 $\mu$ H/20%/13.5m $\Omega$ | 6.8x7.3x3.0mm  | CYNTEC          |
| Q6, Q7,<br>Q8, Q9 | AONR36366          | N-MOSFET                       | DFN 3x3 EP     | ALPHA and OMEGA |
| Q10               | AON7528            | N-MOSFET                       | DFN 3.3x3.3 EP | ALPHA and OMEGA |

## 16 Typical Operating Characteristics



**Charger Efficiency vs. Charge Current  
(2s Battery)**



**Charger Efficiency vs. Charge Current  
(3s Battery)**



**Charger Efficiency vs. Charge Current  
(4s Battery)**



**OTG Efficiency vs. Output Current  
(2s Battery)**



**OTG Efficiency vs. Output Current  
(3s Battery)**



**OTG Efficiency vs. Output Current  
(4s Battery)**





**Charger Disabled****Charger Disabled, OOA Enabled****Charger Disabled, OOA Disabled****Boost Mode, Charger Enabled****Buck-Boost Mode, Charger Enabled****Buck Mode, Charger Enabled**

**System Load Transient, Charger Disabled****OTG Load Transient****Seamless****AICC Enabled**

## 17 Application Information

([Note 9](#))

### 17.1 Power-On-Reset (POR)

The device can be powered from either the battery or the bus. After VBATP rises above VBATP\_UVLO and VBAT rises above VBAT\_UVLO sequentially, or after VAC1 or VAC2 rises above VAC\_UVLO and VBUS rises above VBUS\_UVLO sequentially, the I<sup>2</sup>C interface will be ready for communication and all the registers are reset to their default values.

#### 17.1.1 *The PROG Pin for Cell and Frequency Setting*

During the POR stage, the device detects the pull-down resistance on the PROG pin and then sets register 0x0A[7:6] for BATTERY\_CELL and register 0x13[5] for PWM\_FREQ. Refer to [Table 2](#) for the PROG pin pull-down resistor selection. It is recommended that the pull-down resistor on the PROG pin have a tolerance of  $\pm 1\%$  to  $2\%$ .

#### 17.1.2 *BATTERY\_CELL for Default Charging Parameter*

After the PROG pin is detected, the BATTERY\_CELL will be set by the PROG pull-down resistance, and then the registers listed in [Table 3](#) will be set by BATTERY\_CELL for the default charging parameters.

**Table 2. The PROG Pin Resistance for Cell and Frequency Setting**

| Cell | Resistance for Typical Value | Frequency | BATTERY_CELL | PWM_FREQ |
|------|------------------------------|-----------|--------------|----------|
| 2s   | 6.04k $\Omega$               | 1.5MHz    | 01           | 0        |
|      | 8.2k $\Omega$                | 750kHz    |              | 1        |
| 3s   | 10.5k $\Omega$               | 1.5MHz    | 10           | 0        |
|      | 13.7k $\Omega$               | 750kHz    |              | 1        |
| 4s   | 17.4k $\Omega$               | 1.5MHz    | 11           | 0        |
|      | 27.0k $\Omega$               | 750kHz    |              | 1        |

**Table 3. Default Register Setting for Charging Parameter by BATTERY\_CELL**

| BATTERY_CELL (REG0x0A[7:6]) | 2s          | 3s            | 4s           |
|-----------------------------|-------------|---------------|--------------|
| VSYSMIN (REG 0x00[5:0])     | 7V          | 9V            | 12V          |
| VBAT_REG (REG 0x01[10:0])   | 8.4V        | 12.6V         | 16.8V        |
| VBAT_REG range              | 5V to 9.99V | 10V to 13.99V | 14V to 18.8V |
| ICHG_CTRL (REG 0x03[8:0])   | 2A          | 1A            | 1A           |

After the POR, the charging parameters shown in [Table 3](#) can be programmed by I<sup>2</sup>C; however, the VBAT\_REG has a programming range that depends on the BATTERY\_CELL setting, so the host needs to ensure that the programmed value is within the correct range. If the host programs a value outside this range, the charger will ignore it and retain the original value. The charging parameters in [Table 3](#) can be changed by programming the BATTERY\_CELL. When the host needs to program any parameter in REG0x0A, it must program REG0x0A first before programming other registers.

### 17.1.3 Device Power Up from Battery Only

When only the battery is present and VBATP is above VBATP\_UVLO, the SHIPFET turns on to connect VBATP to VBAT. Then, when VBAT is above VBAT\_UVLO, the BATFET turns on to connect VBAT to VSYS. The REGN stays off to minimize the quiescent current. The low quiescent current on VBAT and the low RDS<sub>ON</sub> of the BATFET minimize device power consumption and conduction loss, thereby maximizing battery run life.

The device always monitors the discharge current through the BATFET (battery supply mode). When the system is shorted or overloaded (IBAT > IBAT\_OCP), if SHIP\_FET\_PRESENT = 1 (0x14, bit[7]) and EN\_BATOC = 1 (0x14, bit[0]), the device turns off the SHIPFET and BATFET immediately to enter Shipping Mode. The device remains in shipping mode until VBUS is plugged in again or other methods are used to exit shipping mode and re-enable the BATFET.

## 17.2 Dual-Input Power Selection

The charger has two ACDRV drivers to control optional back-to-back N-channel MOSFETs for input power source selection. During the POR, the ACDRV pin detects whether the optional AC-RBFET is present or not, and then updates status to ACRB1\_STAT and ACRB2\_STAT. [Table 4](#) shows the detailed status.

**Table 4. Optional AC-RBFET Status for Input Power Selection**

| Scenario     | AC-RBFET 1 present | AC-RBFET 2 present | ACDRV1 pin | ACDRV2 pin | ACRB1_STAT | ACRB2_STAT |
|--------------|--------------------|--------------------|------------|------------|------------|------------|
| Single Input | N                  | N                  | GND        | GND        | 0          | 0          |
| One AC-RBFET | Y                  | N                  | Gate       | GND        | 1          | 0          |
|              | N                  | Y                  | GND        | Gate       | 0          | 1          |
| Dual Input   | Y                  | Y                  | Gate       | Gate       | 1          | 1          |

### 17.2.1 Single Input

In this scenario, the input power source comes only from VBUS, with both of VAC1 and VAC2 connected to VBUS. After the POR, the control register EN\_ACDRV1 and EN\_ACDRV2 remain at 0.

### 17.2.2 One AC-RBFET

In this scenario, only AC-RBFET1 or AC-RBFET2 is present. For example, only AC-RBFET1 is present, the ACDRV1 connects to the gate of AC-RBFET1, and the ACDRV2 pulls down to GND. VAC2 connects to VBUS. After the POR, the register EN\_ACDRV2 remains at 0.

1. When VAC1 > VAC\_UVLO, the charger sets the register EN\_ACDRV1 = 1 to turn on AC-RBFET1.
2. To swap the input source from VAC1 to another power source, the host must first set the register DIS\_ACDRV\_EN = 1 to force EN\_ACDRV1 = 0, turning off AC-RBFET1. After VBUS < VBUS\_UVLO, the host enables another power source to directly connect to VBUS for input power source.

### 17.2.3 Dual Input

In this scenario, both AC-RBFET1 and AC-RBFET2 are present.

1. When VAC1 is plugged in and VAC1 > VAC\_UVLO, the charger sets the register EN\_ACDRV1 = 1 to turn on AC-RBFET1.
2. When VAC2 is subsequently plugged in and VAC2 > VAC\_UVLO, the charger still keeps the register EN\_ACDRV1 sets to 1.
3. To swap the input power source from VAC1 to VAC2, the host must set EN\_ACDRV1 = 0 and EN\_ACDRV2 = 1 at the same time. After the register are programmed, the charger turns off AC-RBFET1.
4. After VBUS < VBUS\_UVLO, the charger automatically turns on AC-RBFET2 to swap the input power source from VAC1 to VAC2.
5. When VAC2 is unplugged, after VAC2 < VAC\_UVLO, the charger sets EN\_ACDRV2 = 0 to turn off AC-RBFET2.
6. After VBUS < VBUS\_UVLO, the charger automatically sets EN\_ACDRV1 from 0 to 1 to turn on AC-RBFET1.
7. When VAC1 is unplugged and VAC1 < VAC\_UVLO, the charger sets EN\_ACDRV1 = 0 to turn off AC-RBFET1.

If both VAC1 > VAC\_UVLO and VAC2 > VAC\_UVLO, and the host sets EN\_ACDRV1 = 1 and EN\_ACDRV2 = 1, the charger will ignore and keep the original register setting. The charger does not allow both AC-RBFET1 and AC-RBFET2 to be turned on at the same time.

### 17.3 Device Power-Up from Input Power Source

When input power is present on VBUS, and VBUS is above VBUS\_UVLO, the power-up sequence is as follows:

1. Power up the REGN LDO.
2. Poor Source Detection
3. VBUS\_STAT detection is based on input source type to set the default AICR register.
4. The device detects the voltage on the ILIM\_HZ pin to set ILIM, the final input current limit is based on the minimum value between AICR and ILIM.
5. The device detects voltage on VBUS to set the default MIVR register.
6. Buck-boost converter power-up.

### 17.4 Power-Up REGN LDO

The REGN LDO supplies power for the internal bias circuit and the buck-boost power MOSFET gate driver. The REGN also provides bias to the TS and ILIM\_HZ external resistors and the pull-up rail of STAT and PG. The REGN is enabled when the following conditions are met:

1. VBUS is above VBUS\_UVLO
2. The charger is in OTG mode.
3. The ADC TS channel is on (ADC\_EN = 1 and TS\_ADC\_DIS = 0)
4. DPDM manual mode is on (DP\_CTRL or DM\_CTRL is on)

The REGN is disabled when the following conditions are met:

1. Only VBAT is present, the ADC TS channel is off, DPDM manual mode is off, and the device is not in OTG mode.
2. The device is in HZ mode and BC1.2 is disabled.

## 17.5 Poor Source Detection

After REGN powers up, the device checks the current capability of the input source. The input source has to meet the following requirements to turn on the buck converter.

1. VBUS is below VBUS\_OVP\_RISE.
2. VBUS is above VBUS\_BAD\_AD and then pulling IBUS\_BAD\_AD (typical = 1kΩ).

When the input source passes above conditions, the VBUS\_GD\_RDY\_STAT and the VBUS\_GD\_RDY\_FLAG turn high, and the INT pin pulses to interrupt the host. If VBUS\_GD\_RDY\_STAT does not turn high, the device repeats poor source detection every 2 seconds. After 7 failures, the device sets the register EN\_HZ = 1 and enters Z mode. The register EN\_HZ can be cleared to 0 by re-plugging the adapter or by the host setting EN\_HZ = 0. When VBUS triggers a poor source detection failure, the BAD\_ADAPTER\_FLAG turns high and the INT pin pulses to interrupt the host.

## 17.6 VBUS Source Type Detection

After VBUS\_GD\_RDY\_STAT turns high, the device runs VBUS source type detection. Once detection is completed, the BC12\_DONE\_STAT and BC12\_DONE\_FLAG turn high, and the INT pin pulses to interrupt the host. When VBUS source type detection is completed, the following registers are updated:

1. VBUS\_STAT is updated to indicate VBUS source type.
2. The AICR register is automatically updated to the result of VBUS\_STAT if AUTO\_AICR = 1. The AICR setting results are listed in [Table 5](#).

**Table 5. AICR Setting from D+/D- Detection**

| Detection       | AICR Setting    | VBUS_STAT |
|-----------------|-----------------|-----------|
| USB SDP         | 0.5A            | 0001      |
| USB CDP         | 1.5A            | 0010      |
| USB DCP         | 3.25A           | 0011      |
| NSDP            | 3.25A           | 0101      |
| Special Adapter | 1A/2A/2.1A/2.4A | 0110      |

The device supports standard USB BC1.2 and special adapter, detection result is listed in [Table 6](#).

**Table 6. AICR Setting from Special Adapter**

| D+/D- Voltage Threshold       | AICR Setting |
|-------------------------------|--------------|
| 0.9V < D+ < 1.5V              | 2A           |
| 1.5V < D+ < 2.3V<br>2.3V < D- | 1A           |
| D+ > 2.3V<br>D- < 2.3V        | 2.1A         |
| D+ > 2.3V<br>D- > 2.3V        | 2.4A         |

### 17.7 Average Input Current Regulation (AICR)

The range of AICR is from 100mA to 3.3A with a 10mA resolution. When the register AUTO\_AICR is set to 1, the device automatically changes AICR after VBUS source type detection. Refer to [Table 5](#) and [Table 6](#) for detailed information. After the charger automatically sets AICR, the AICR register is programmable by the host.

### 17.8 ILIM\_HZ Detection

After poor source detection, the charger starts to measure the ADC voltage on the ILIM\_HZ pin and calculates ILIM using the equation:  $V_{ILIM\_HZ} = 1V + 800m\Omega \times ILIM$ . When the register ILIM\_HZ\_EN is set to 1, the charger input current limit is set to the minimum value between AICR and ILIM. If the ILIM calculation result is less than 100mA, the charger clamps ILIM at 100mA.

When the ILIM\_HZ pin is pulled lower than 0.75V, the charger stops switching and REGN stays on either in charger or OTG mode. The charger resumes switching when the ILIM\_HZ pin voltage rises higher than 1V.

### 17.9 Minimum Input Voltage Regulation (MIVR)

The MIVR function prevents input voltage from dropping due to insufficient current provided from input power source. The VBUS voltage decreases to VMIVR setting level when the overcurrent condition of input power source occurs. The default setting of the VMIVR register is 3.6V, and it can be programmed by the host, with a range from 3.6V to 22V and a 0.1V resolution. If the register AUTO\_MIVR is set to 1, after poor source detection, the charger starts to measure the ADC voltage on VBUS before the charger starts switching. The register VMIVR will be set to VBUS – 0.7V when  $V_{BUS\_ADC} < 7V$  or set to  $V_{BUS} – 1.4V$  when  $V_{BUS\_ADC} \geq 7V$ .

During the charging process, if the input voltage changes, and the register FORCE\_MIVR\_DET is set to 1 by the host, the charger stops switching and measure the ADC voltage on VBUS to re-update VBUS\_ADC. According to the above calculation equation, the register VMIVR updates to the new value, and the charger resumes switching.

When DIS\_EOC\_FCCM is set to 0 to enable FCCM and increase EOC accuracy, the MIVR setting level must be set to a -25% voltage difference from VBAT\_REG to avoid the converter from working in buck-boost operation mode when VBUS is unplugged.

### 17.10 Converter Power-Up

After the input and MIVR are set, the converter is enabled and starts switching. The BATFET stays on unless the charger is disabled (CHG\_EN = 0 or EN\_PIN is pulled-high).

The device integrates a synchronous PWM controller with high-accuracy current and voltage regulation. The switching frequency can be programmed to 750kHz, 1.5MHz, or 1.0MHz by the register PWM\_FREQ and PWM\_1MHZ\_EN or the PROG pin. The switching frequencies 1.5MHz and 1.0MHz are only for the 1.0 $\mu$ H inductance. The switching frequency 750kHz is only for the 2.2 $\mu$ H inductance.

The device supports PFM control to improve light-load efficiency and also supports OOA (Out-of-Audio) control via the register DIS\_CHG\_OOA to prevent the converter from switching at audio frequencies.

**Table 7. Switching Frequency and Inductor Setting**

| Frequency | Inductance  |
|-----------|-------------|
| 750kHz    | 2.2 $\mu$ H |
| 1.5MHz    | 1.0 $\mu$ H |
| 1MHz      | 1.0 $\mu$ H |

## 17.11 OTG Mode Operation

The device also supports OTG (On-The-Go) mode and enters OTG mode via the register EN\_OTG. The maximum output current is up to 3.32A. In OTG mode, the VBUS\_STAT register bits are updated to 0111, the VBUS output voltage is 5V, and the output limit current is 3A by default. The output voltage (VOTG), output current limit (IOTG), and input current limit (IBAT\_REG) can be programmed by the host. The OTG mode operation can be enabled under the following conditions:

1. VBAT is above the VOTG\_LBP rising threshold.
2. EN\_OTG is set to high.
3. The voltage at the TS pin is within the acceptable range (VTS\_HOT\_OTG < VTS < VTS\_COLD\_OTG).

When the above conditions are met, refer to [Table 4](#) for AC\_RBFET configuration for the settings below.

### 17.11.1 Single Input

In this scenario, there are no AC-RBFETs, the converter starts up with a 4ms delay after the register EN\_OTG is set to 1, then the VBUS voltage rises to the VOTG setting.

### 17.11.2 One AC-RBFET

In this scenario, only AC-RBFET1 or AC-RBFET2 is present. For example, if only AC-RBFET1 is present, when the register EN\_OTG is set to 1.

1. The converter starts up with a 4ms delay after the register EN\_ACDRV1 is set to 1, then the VAC1 voltage rises to the VOTG setting.
2. If the register DIS\_ACDRV\_EN is set to 1, the converter starts up with a 4ms delay, then VBUS voltage rises to the VOTG setting.

### 17.11.3 Dual Input

In this scenario, both AC-RBFET1 and AC-RBFET2 are present. When the register EN\_OTG is set to 1.

1. The converter starts up with a 4ms delay after the register EN\_ACDRV1 is set to 1, then the VAC1 voltage rises to the VOTG setting.
2. To swap the OTG output from VAC1 to VAC2, the register EN\_ACRDV1 is set to 0 and EN\_ACDRV2 is set to 1. The device pulls low the ACDRV1 pin to turn off AC-RBFET1, and pulls up the ACDRV2 pin to turn on AC-RBFET2, then the VAC2 voltage rises to VOTG setting.
3. If register DIS\_ACDRV\_EN is set to 1, the device forces EN\_ACDRV1 and EN\_ACDRV2 to 0, the converter starts up with a 4ms delay, then the VBUS voltage rises to the VOTG setting.

In OTG mode, if the host sets EN\_ACDRV1 = 1 and EN\_ACDRV2 = 1, the device will ignore these settings and keep the original register setting. The charger does not allow to turn on AC-RBFET1 and AC-RBFET2 at the same time.

In OTG mode, the device supports PFM control to improve light-load efficiency, and also supports OOA (Out-of-Audio) control by the register DIS\_OTG\_OOA to prevent the converter from switching at the audio frequencies.

In OTG mode, the device monitors discharge current from the battery. When the battery discharge current is higher than register IBAT\_REG setting, the device starts to decrease the OTG output current to prioritize the system power. If the system power continues to increase and the OTG output voltage falls below OTG\_UVP, the converter will turn off to maintain system power.

## 17.12 IBAT Regulation During OTG Mode

The range of IBAT\_REG is from 3A to 5A with a 1A resolution. In OTG mode, when the discharge current from the battery exceeds the IBAT\_REG setting, the converter starts to decrease the output voltage to regulate the output power from the battery. The device also supports disabling IBAT\_REG after the converter starts switching in OTG mode. If IBAT\_REG is set to 11 to disable IBAT\_REG before the converter starts switching in OTG mode, the IBAT\_REG will be set to default setting.

## 17.13 Power Path Management

The device provides automatic power path selection to supply system (VSYS) from VBUS, VBAT (battery), or both.

### 17.13.1 SHIPFET Control

The device supports the SDRV driver for an optional SHIPFET. With the optional SHIPFET, after POR, the register SHIP\_FET\_PRESENT must be set to 1 by the host, and the SHIPFET is controlled by the register SDRV\_CTRL.

### 17.13.2 IDLE

When BATP is higher than the VBAT\_UVLO rising threshold, the SDRV pin turns on the SHIPFET, and the device powers on with the default register settings.

### 17.13.3 Shutdown Mode

To extend battery life during shipping or storage, the device supports an extremely low battery leakage current in shutdown mode. When the device enters shutdown mode, it turns off the SHIPFET, internal BATFET, and internal circuits. The only way for the device to exit shutdown mode and restore power to the system is by plugging in VBUS. All registers return to their default settings when the device exits shutdown mode. The device can enter shutdown mode when operating under the battery-only condition.

### 17.13.4 Ship Mode

When the device enters ship mode, it turns off the SHIPFET and internal BATFET. The device can exit ship mode to restore power to the system by the following methods:

1. Plug in VBUS.
2. Set SDRV\_CTRL to IDLE.
3. Set the RST\_ALL or REG\_RST bit to reset all registers to default.
4. Press the QON pin from high to low.

The device can enter ship mode when operating under the battery-only condition.

### 17.13.5 System Power Reset

The device supports system reset via SDRV\_CTRL by the host. When entering system power reset, the device turns off the SHIPFET and BATFET; after 600ms, the device restores power to the system and SDRV\_CTRL goes back to IDLE. The device can enter system power reset even with VBUS plugged in.

The host can set SDRV\_DLY = 1 to turn off the SHIPFET and BATFET immediately or set SDRV\_DLY to 0 to delay 10s before turning off the SHIPFET and BATFET.

### 17.13.6 The QON Pin Operation

The QON pin has two functions to control the SHIPFET and BATFET. The register SHIP\_FET\_PRESENT must be set to 1 by the host to enable the QON function.

- **Exit Ship Mode**

Press the QON pin from high to low with a deglitch time set by the register QON\_EXIT\_SHIP\_DLY setting time, the device turns on the SHIPFET and BATFET to restore power to the system.

- **SYSTEM Reset**

When the register QON\_RST\_EN is set to 1, pressing the QON pin from high to low with a deglitch time of 10s will trigger the device to turn off the SHIPFET and BATFET. After 600ms, the device turns on the SHIPFET and BATFET to restore power to the system.

## 17.14 Battery Charging Management

The device supports a charge current of up to 5A with a 9mΩ BATFET to improve charge efficiency and decrease voltage drop during battery discharging.

### 17.14.1 Charging Cycle

When battery charging is enabled (the CE pin set to low and EN\_CHG = 1), the device autonomously completes a charging cycle without host controls. The device's default parameters are shown in [Table 3](#). The host can also change charging parameters through I<sup>2</sup>C.

A charging cycle starts under the following conditions:

1. The buck-boost converter starts.
2. Battery charging is enabled (CE pin is low, EN\_CHG = 1)
3. There is no thermal fault on TS.
4. There is no safety timer fault.

The charger is in "end of charge status" when the charging current is below the EOC current threshold, the battery voltage is above recharge voltage threshold, and the device is not in AICR, MIVR, JEITA, CYC\_OCP, or thermal regulation.

When the battery voltage discharges below the recharge threshold (threshold set through the VRECHG register bits), the device restarts a new charging cycle automatically. After the charge is complete, toggling the CE pin or CHG\_EN can restart a new charging cycle.

### 17.14.2 Battery Charging Profile

The device charges the battery in five stages: trickle charge, pre-charge, constant current, constant voltage and background charge (optional).

**Table 8. Charging Current Setting**

| Current Parameter        | Default Current Setting | CHG_STAT                    |
|--------------------------|-------------------------|-----------------------------|
| I <sub>TRICKLE_CHG</sub> | 100mA                   | 001                         |
| I <sub>PRE_CHG</sub>     | 120mA                   | 010                         |
| I <sub>CHG_REG</sub>     | 2A (2s)/1A (3s, 4s)     | 011 (CC Mode)/100 (CV Mode) |
| I <sub>EOC_CHG</sub>     | 200mA                   | 111                         |



Figure 1. Charging Profile

#### 17.14.3 End of Charge (EOC)

The charger enters end of charge status when the battery voltage is above the recharge threshold and the charge current is below I<sub>EOC\_CHG</sub>. The I<sub>EOC\_CHG</sub> setting range is from 120mA to 1000mA with a 40mA resolution. After EOC, the BATFET turns off if the register EN\_TE is set to 1 and BG\_CHG\_TMR is set to 00. The buck-boost converter continues switching to supply power to the system. The BATFET will turn on again when the battery voltage falls below the recharge voltage threshold or if the device is in battery supply mode during EOC.

When EOC occurs, there are four conditions as shown in [Table 9](#):

Table 9. EOC Status Scenario

|                 | TE = 1<br>BG_CHG_TMR<br>(disable) | TE = 1<br>BG_CHG_TMR<br>(counting) | TE = 1<br>BG_CHG_TMR<br>(timeout) | TE = 0<br>BG_CHG_TMR<br>(disable) |
|-----------------|-----------------------------------|------------------------------------|-----------------------------------|-----------------------------------|
| <b>STAT Pin</b> | High                              | High                               | High                              | Low                               |
| <b>CHG_STAT</b> | 111                               | 110                                | 111                               | 101                               |
| <b>BATFET</b>   | OFF                               | ON                                 | OFF                               | ON                                |

1. If the device triggers AICR, MIVR, JEITA, CYC\_OCP, or thermal regulation status during charging, the actual charging current will be less than the programmed value. In this condition, the EOC function will be disabled, and the safety timer's counter clock rate will be halved.
2. The background charge can be applied after EOC is detected. The background charge is enabled by setting the register BG\_CHG\_TMR and EN\_TE = 1 only. When background charge occurs, the CHG\_STAT is set to 110, and the BATFET will turn off after the background charge timer expires.
3. The BG\_CHG\_TMR gets reset under one of the following conditions:
  - EN\_CHG is disabled and then enabled
  - EOC status re-triggered

- The EOC\_RST bit is set
- The REG\_RST bit is set
- The RST\_ALL bit is set

An INT pulse is asserted to the host when entering background charge and when the background charge timer expires.

- When DIS\_EOC\_FCCM is set to 1, the IEOC accuracy will be lower than the values in the Electrical Characteristic table. To increase accuracy, set DIS\_EOC\_FCCM to 0. Refer to the MIVR function for application notice.

#### 17.14.4 Optimized VDS on BATFET

The device deploys a power path function with the BATFET separating the system from the battery. The minimum system voltage is set by the register VSYSMIN. The default VSYSMIN setting is controlled by the PROG pin.

When the battery voltage is below the VSYSMIN setting, the BATFET operates in saturation mode as an LDO, and the system voltage is typically 200mV above the VSYSMIN setting. When the battery voltage rises above VSYSMIN, the BATFET turns fully on to minimize RDSON, optimizing the VDS (voltage different between VSYS and VBAT) on the BATFET.



Figure 2. VSYS vs. VBAT for 2s Battery

When the BATFET turns off and the battery voltage is above VSYSMIN, the system is regulated at typically 300mV above the battery voltage. The status register VSYSMIN\_STAT is set to 1 when the system is in minimum system voltage regulation.

#### 17.14.5 DIS\_LDO Mode

When the battery voltage is below the VSYSMIN setting, the BATFET operates in saturation mode as an LDO, and the maximum charge current will be limited to under 2A. The device supports disabling LDO mode via the register DIS\_LDO, which can be set to 1 by the host. When DIS\_LDO is set to 1, the BATFET turns fully on even when the battery voltage is below the VSYSMIN setting, and the VSYS will not regulate on VSYSMIN setting. In DIS\_LDO mode, the charge current follows the ICHG\_CTRL/IPRE\_CHG setting. The DIS\_LDO mode only operates when the battery voltage is above the VTRICKLE\_CHG\_RISE.

## 17.15 Power Management System

To apply maximum current and avoid overloading the power source on VBUS, the device's Power Management System continuously monitors the power source voltage and current. When the power source is overloaded, either because the current exceeds the AICR or the voltage drops to MIVR, the device will reduce the charge current to prioritize power for the system.

When the charge current is reduced to zero but the power source still triggers AICR or MIVR, the VSYS starts to drop. Once the VSYS drops below VBAT, the device automatically switches to battery supply mode. The BATFET turns fully on, and the battery starts to discharge, so that the system is supported by both the battery and the power source.



Figure 3. Power Management System

### 17.15.1 Battery Supply Mode

When the voltage difference between VBAT and VSYS exceeds 50mV, the BATFET turns on. The BATFET gate driver regulates the gate to minimize the VBAT-VSYS voltage difference, maintaining it at 25mV to prevent frequent transitions in and out of battery supply mode. When the voltage of VBAT-VSYS drops below 0mV, the charger exits battery supply mode and starts to charge the battery.

### 17.15.2 JEITA Protection During Charge Mode

The device provides a single thermistor input for temperature monitoring. To achieve battery thermal protection, JEITA guidelines were released in 2007. To start a charge cycle, the voltage on the TS pin must be within the T1 to T4 range. The device will stop charging if the battery temperature is lower than T1 (Cold) or higher than T4 (Hot). In this case, the JEITA\_COLD\_STAT or JEITA\_HOT\_STAT is set to 1, and an INT is asserted to the host. In the cool temperature range (T1 to T2), the charge current is reduced to 50% or 25% of ICHG\_REG, as configured by JEITA\_ISET\_COOL.

In the warm temperature range (T3 to T4), the voltage setting of  $V_{BAT\_REG}$  is reduced or remains the same as  $V_{BAT\_REG}$ , as configured by JEITA\_VSET\_WARM.

The device offers more flexible settings than JEITA requirements.

In the cool temperature range (T1 to T2), the charger can set the voltage of  $V_{BAT\_REG}$ , configured by JEITA\_VSET\_COOL.

In the warm temperature range (T3 to T4), the charge current can be reduced to 50% or 25% of  $I_{CHG\_REG}$ , configured by JEITA\_ISET\_WARM.

The device supports temperature threshold settings for COOL (T2) and WARM (T3), configured by TS\_COOL and TS\_WARM registers.



Figure 4. JEITA Protection for Charging Current and Voltage

There are four sections implemented for JEITA protection. Based on RHOT and RCOLD, RTS1 and RTS2 can be calculated using equation (1) and (2). Here, RHOT is the NTC resistance at the battery over-temperature threshold, and RCOLD is the NTC resistance at the battery under-temperature threshold.

$$R_{TS1} = V_{REGN} \times [(1/V_{T1} - 1/V_{T4}) / (1/R_{COLD} - 1/R_{HOT})] \dots \dots \dots (1)$$

$$R_{TS2} = R_{TS1} \times [1/(V_{REGN} / V_{T1} - R_{TS1} / R_{COLD} - 1)] \dots \dots \dots (2)$$

### 17.15.3 Over-Temperature Protection in OTG Mode

To start OTG mode to discharge from the battery, the voltage on the TS pin must be within the T0 to T4 range. The device will stop the converter if the battery temperature is lower than T0 (OTG\_COLD) or higher than T4 (OTG\_HOT). In such cases, the JEITA\_COLD\_STAT or JEITA\_HOT\_STAT is set to 1, and an INT is asserted to the host.

Once the temperature returns to the normal range, OTG mode is recovered.



Figure 5. Over-Temperature Protection in OTG Mode

The device supports temperature threshold setting for COLD (T0) and HOT (T4) via the OTG\_COLD and OTG\_HOT registers.

### 17.16 Charging Safety Timer

The device has a safety timer to prevent abnormal charging time due to poor battery conditions. The device can set EN\_TRICHG\_TMR, EN\_PRECHG\_TMR, and EN\_FASTCHG\_TMR for each charging stage. When the safety timer expires, the device stops charging, and TRICHG\_TMR\_STAT, PRECHG\_TMR\_STAT, or FASTCHG\_TMR\_STAT is set to 1, and an INT is asserted to the host. The safety timer can be disabled by the host.

**Table 10. Charging Safety Timer**

| VBAT           | Safety Timer                                   |
|----------------|------------------------------------------------|
| < VTRICKLE_CHG | 1 hour                                         |
| < VPRE_CHG     | 0.5 hours, 2 hours (Default)                   |
| > VPRE_CHG     | 5 hours, 8 hours, 12 hours (Default), 24 hours |

When the charger is in AICR, MIVR, JEITA cool, JEITA warm, thermal regulation, or CYC\_OCP, the safety timer's counter clock rate will be half.

For example, if the charger is in AICR status, and timer setting is 12 hours, the actual safety timer will expire in 24 hours. The extended charge timer setting can be disabled by setting TMR2X\_EN = 0.

The safety timer will be reset by:

1. Toggling the CE pin
2. Disabling/enabling CHG\_EN
3. Disabling/enabling safety timer
4. Setting REG\_RST or RST\_ALL
5. Performing a system power reset

### 17.17 Adaptive Input Current Control

The AICC function provides an adaptive AICR setting to prevent input voltage drops. When the input power source is overcurrent and the VBUS drops to the MIVR level, setting the EN\_AICC bit to 1 will trigger the device to automatically decrease the AICR level step by step until the MIVR event is exited. Once AICC is finished, the EN\_AICC bit remains at 1, the adaptive AICR setting is updated in the IAICC register, AICC\_STAT is set to 10, and an INT is asserted to the host to indicate AICC\_FLAG.



Figure 6. AICC Enable

The device supports re-enabling the AICC function by setting FORCE\_AICC to 1. After AICC is completed, FORCE\_AICC automatically returns to 0. FORCE\_AICC can be set to 1 only after EN\_AICC is enabled. The AICC function is enabled only when EN\_AICC is set to 1.

### 17.18 MediaTek Pump Express+ (MTK, PE+)

The device can provide an input current pulse to communicate with an MTK-PE+ high voltage adapter. When the PE\_EN bit is enabled, the device can increase or decrease the adapter's output voltage by setting PE10\_INC or PE20\_CODE to the desired value. After enabling the PE function, the device will generate a VBUS current pattern for the MTK-PE+ adapter to automatically identify whether to increase or decrease the output voltage. Once the PE pattern is finished, the PE\_EN bit will clear to 0, and an INT is asserted to the host to indicate the PE\_DONE\_FLAG.

### 17.19 Watchdog Timer (WDT)

When the device is controlled by the host, most of the registers can be programmed by the host. The host must write WD\_RST = 1 to reset the counter before the watchdog timeout, and it can disable the WDT function by setting the WATCHDOG bits to 00 or the SDRV\_CTRL bits to 01 or 10.

When the watchdog timer expires, WDT\_STAT and WDT\_FLAG are set to high, the  $\overline{\text{INT}}$  pin pulses to interrupt the host, and the related registers are reset to their default values (refer to Register Description for details). If the device is in watchdog timeout status, the host can write to any registers or set WD\_RST = 1 to resume counting.



Figure 7. WDT Flow Chart

### 17.20 Interrupt (INT), Flag, Status and Mask

The device provides status and flag register bits to show the current or past events that occur on the device. When an interrupt request (IRQ) event occurs, the corresponding flag register bit will be set to 1. The FLAG bit can be cleared after being read by the host. The status bits show the current status of the device and are updated as the status changes. The MASK bit can enable or disable the  $\overline{\text{INT}}$  pin to send a signal to the host. When the MASK register bit is set to 1, its corresponding IRQ event will not pulse the  $\overline{\text{INT}}$  pin. The STAT and FLAG bits are still updated even though the MASK bit is set to 1.



Figure 8. The Operation of Flag, Status, INT, and Mask

## 17.21 Status Outputs and the OTG Pin Control

### 17.21.1 Charging Status Indicator (The STAT/OTG Pin)

The device supports multi-function on the STAT/OTG pin. When the DIS\_STAT register is set to 0, the STAT/OTG pin is configured as a STAT pin.

The device indicates CHG\_STAT and any charge faults on the STAT pin. The STAT pin is an open drain that can be used to drive an LED. The STAT pin function can be disabled by setting DIS\_STAT to 1.

Table 11. The STAT Pin State

| CHG_STAT                                                              | STAT Indicator  |
|-----------------------------------------------------------------------|-----------------|
| Trickle, Pre, Fast charge, IEOC (EOC and TE = 0)                      | Low             |
| Charge done, Back-Ground charge                                       | High            |
| Not charging (Without any charge fault)                               | High            |
| Not charging<br>(VBAT_OVP/VSYS_OVP/VBUS_OVP/OTP/Safety timer timeout) | Blinking at 1Hz |

### 17.21.2 Interrupt to Host (INT Pin)

The device reports IRQ to the host via the INT pin, which is an open-drain output. The INT pin generates a low pulse of 256μs when an IRQ event occurs. When an IRQ occurs, the device pulses the INT pin to the host and stores the IRQ event in registers 0x22 to 0x27 and 0x4D until the host reads the IRQ registers. Even if the host doesn't read the IRQ registers to clear the IRQ events, the device will not send an INT pulse again unless any new event occurs. The IRQ events in register 0x22 to 0x27 are unmasked by default, while those in register 0x4D are masked by default.

### 17.21.3 Power-Good Indicator (PG Pin)

The RT9490 additionally provides a power-good indicator function. This function pin is not available on the RT9492.

The PG pin goes low to indicate a good power source when:

1. VBUS is above the VBUS\_UVLO threshold, and RBADSRC is applied.
2. VBUS is below the VBUS\_OVP threshold setting.
3. EN\_HZ = 0 (not in HZ mode).
4. The charger thermal is below the THREG threshold setting.
5. VBUS source type detection is completed.

### 17.22 Fast Role Swap (FRS)

The device supports multiple functions on the STAT/OTG pin. When the DIS\_STAT register is set to 1 and OTG\_PIN\_EN is set to 1, the STAT/OTG pin is configured as an OTG pin.

The device supports Fast Role Swap (FRS) with the following register settings and steps:

1. Set DIS\_STAT to 1 and OTG\_PIN\_EN to 1.
2. The device starts charging, and CHG\_STAT is not in the “Not charging” status.
3. Set EN\_OTG to 1 and OTG\_EN\_CONTROL to 1.

When the adapter is unplugged, and after VBUS drops below the VMIVR setting, and the OTG pin is pulled high, the device switches from charge mode to OTG mode. Refer to the OTG Mode Operation section for detailed OTG settings.

### 17.23 Seamless Transition

The device supports seamless transitions to automatically switch from charge mode to OTG mode to maintain VBUS voltage output after the adapter is unplugged.

The device initiates seamless transition with the following registers settings and steps:

1. The device starts charging, and the CHG\_STAT is not in the “Not charging” status.
2. Set SEAMLESS\_CONTROL to a value other than 00.

When the adapter is unplugged, and after VBUS drops below the VMIVR setting, the device automatically switches from charge mode to OTG mode to maintain VBUS voltage at the VOTG setting. The register EN\_OTG is automatically set to 1, and SEAMLESS\_CONTROL is set to 00 by the device. Refer to the OTG Mode Operation section for detailed OTG settings.

### 17.24 ADC Conversion Operation

The device supports a 16-bit resolution and 11-channel ADC for device information monitoring. The ADC operation is enabled by setting ADC\_EN to 1 and setting ADC\_CONV\_CTRL for either one-shot mode or continuous mode.

After a power-on reset (POR), when ADC\_EN is set to 1, the ADC results are updated in the registers for each channel after ADC conversion. In one-shot mode, an INT pulse is asserted to the host to indicate ADC\_DONE.

The IBAT\_ADC and IBUS\_ADC support charging current sensing in charge mode and discharging current sensing in OTG mode, which report results in 2's complement format. When only the battery is present, the device provides only IBAT\_ADC for discharging current sensing. In this case, the IBAT\_PIN\_EN register must also be set to 1, and the IBAT\_ADC will report the result in 2's complement format.

When TS\_ADC, DP\_ADC and DM\_ADC are enabled, the EN\_HZ register must be set to 0. During ADC conversion, the REGN turns on even if the device is powered only by the battery, and RENG remains on when the ADC operates in continuous mode.

## 17.25 The IBAT Pin for Battery Current Sensing

The RT9490 additionally provides an analog output on the IBAT pin for charging or discharging current sensing. This function pin is not available on the RT9492. When the IBAT\_PIN\_EN is set to 1, the IBAT pin outputs 250mV when sensing 1A of current through a 10kΩ resistor connected to GND. During charge mode, the IBAT pin outputs the charging current sensing result. When the system load increases and the device enters battery supply mode, the IBAT pin will output 0V, indicating no charging current.

## 17.26 DP/DM Output Control Manual Mode

The device supports DP/DM output control manual mode through the programmed DP\_CTRL/DM\_CTRL. When DP\_CTRL/DM\_CTRL is not set to 000, EN\_HZ must also be set to 0. After REGN turns on, the manual control output voltage will be provided on DP/DM.

When the adapter is plugged in, the device will ignore the manual control setting during BC1.2 detection. Once BC1.2 is completed, an INT is asserted to the host to indicate BC1.2\_DONE and DPDM\_DONE, and then the manual control will be enabled.

## 17.27 DP/DM HOST Mode

The device supports HOST mode to configure the DP/DM as an SDP/CDP/DCP port compatible with the standard BC1.2 through the programmed HOST\_MODE register.

## 17.28 Protections

### 17.28.1 VBUS Overvoltage Protection in Charge Mode

If the VBUS voltage exceeds the VBUS\_OVP rising threshold, the device stops switching immediately and an INT pulse is asserted to the host. When VBUS is overvoltage, the status VBUS\_OVP\_STAT is set to 1 and the CHG\_STAT is set to 000 to stop charging. The device resumes normal operation when the VBUS voltage drops below the VBUS\_OVP falling threshold.

### 17.28.2 VBUS Overvoltage Protection in OTG Mode

If the VBUS voltage exceeds VOTG\_OVP rising threshold, the device stops switching immediately and an INT pulse is asserted to the host. When VBUS is overvoltage, the status OTG\_OVP\_STAT is set to 1. The device resumes normal operation when the VBUS voltage drops below the VOTG\_OVP falling threshold.

### 17.28.3 VAC Overvoltage Protection

If the VAC voltage exceeds the VAC\_OVP setting (programmable by the VAC\_OVP bits), the device sets EN\_ACDRV to 0 to turn off the external ACRBFET, and an INT pulse is asserted to the host. For example, if the VAC1 voltage exceeds the VAC\_OVP setting, the EN\_ACDRV1 is set to 0, and the status VAC1\_OVP\_STAT is set to 1. The device resumes to normal operation when the VAC1 voltage drops below the VAC\_OVP falling threshold.

### 17.28.4 IBUS Overcurrent Protection in Charge Mode

The device monitors currents between VBUS and PMID to provide overload protection. If the IBUS current exceeds the IBUS\_OCP threshold, the device will set EN\_HZ to 1 to stop switching immediately and set DIS\_ACDRV\_EN to 1 to turn off the external ACRBFETs, and an INT pulse is asserted to the host. The IBUS overload protection can be disabled by setting EN\_IBUS\_OCP to 0.

#### 17.28.5 OTG Undervoltage Protection

The device monitors OTG output voltage and current to provide VBUS short circuit protection. If the VBUS voltage falls below the VOTG\_UVP threshold, the device stops switching. If a short circuit is detected on VBUS, the OTG will hiccup 7 times. If the converter retries are not successful, the EN\_OTG bit will be set to 0 to disable OTG mode, and an INT pulse is asserted to the host to indicate OTG\_UVP. The hiccup can be disabled by setting DIS\_VOTG\_UVP\_HICCUP to 1; when hiccup is disabled, the converter continues switching even if the VBUS voltage is below the VOTG\_UVP threshold.

#### 17.28.6 VSYS Overvoltage Protection

If the VSYS voltage exceeds the Vsys\_OVP rising threshold, the device stops switching immediately and an INT pulse is asserted to the host. When VSYS is overvoltage, the status VSYS\_OVP\_STAT is set to 1. The device provides a resistance sink source on VSYS to bring down the VSYS voltage. The device resumes normal operation when the VSYS voltage drops below the Vsys\_OVP falling threshold.

#### 17.28.7 VSYS Undervoltage Protection

The device monitors VSYS output voltage to provide VSYS undervoltage protection. If the VSYS voltage falls below the Vsys\_UVP threshold, the device stops switching and an INT pulse is asserted to the host to indicate SYS\_UVP. If a UVP circuit is detected on VSYS, the converter will hiccup 7 times. If the converter retries are not successful, the EN\_HZ bit will be set to 1 to enter HZ mode. Re-plugging in the adapter or setting EN\_HZ to 0 can exit HZ mode and restart the converter to switch. The hiccup can be disabled by setting DIS\_VSYS\_UVP\_HICCUP to 1; when hiccup is disabled, the converter continues switching even if the VSYS voltage is below the Vsys\_UVP threshold.

#### 17.28.8 VSYS Short Protection

The device monitors VSYS output voltage to provide VSYS short circuit protection. The VSYS short protection can only be enabled by the following settings:

1. The device must have a SHIPFET.
2. The SHIP\_FET\_PRESENT register must be set to 1.

When a short circuit is detected on VSYS, the device will set SDRV\_CTRL to 10 to immediately enter ship mode, turn off SHIPFET, and assert an INT pulse to the host to indicate VSYS\_SHORT.

#### 17.28.9 VBAT Overvoltage Protection

If VBAT voltage exceeds the VBAT\_OVP rising threshold, the device stops switching immediately and asserts an INT pulse to the host. When VBAT is overvoltage, the status VBAT\_OVP\_STAT is set to 1. The device provides a resistance sink source on VBAT to bring down the VBAT voltage. The device resumes normal operation when the VBAT voltage drops below the VBAT\_OVP falling threshold.

#### 17.28.10 IBAT Overcurrent Protection

The system overload protection can only be enabled by the following settings:

1. The device must have a SHIPFET.
2. The SHIP\_FET\_PRESENT register must be set to 1.
3. The EN\_BATOC register must be set to 1.

When the system is overloaded (IBAT > IOPC\_BATFET), the device sets SDRV\_CTRL to 10 to immediately enter ship mode, turn off the SHIPFET, and assert an INT pulse to the host to indicate IBAT\_OCP.

### 17.28.11 Thermal Protection in Charge Mode

The device monitors the internal junction temperature to avoid overheating. In charge mode, the thermal regulation threshold is set at 120°C (programmable via the THREG register). When the junction temperature exceeds the thermal regulation threshold, the device decreases the input current limit. During thermal regulation, the EOC function is disabled, the safety timer's counter clock rate will be halved, and an INT is asserted to the host to indicate THREG.

The thermal regulation protection is active when EN\_AICR is set to 1. In addition, the device has over-temperature protection, with the over-temperature protection threshold set at 150°C (programmable via the TOTP register). When the IC junction temperature exceeds the over-temperature protection threshold, the converter turns off immediately and an INT is asserted to the host to indicate a TOTP fault. The converter recovers when the junction temperature drops below TOTP – TOTP\_HYS.

### 17.28.12 Over-Temperature Protection in OTG Mode

The device monitors the internal junction temperature to avoid overheating. In OTG mode, the over-temperature threshold is set at 120°C (programmable via the THREG register). When the junction temperature exceeds the thermal regulation threshold, the device decreases the output current limit, and an INT is asserted to the host to indicate THREG.

The over-temperature protection is active when IBAT\_REG is not set at disable.

In addition, the device has over-temperature protection in OTG mode.

### 17.28.13 Poor Source Detect Protection

The device supports source sink on VBUS to detect whether the adapter is a poor source. When a poor source is detected, the device will hiccup 7 times. If the device retries are not successful, the device will set EN\_HZ to 1 and assert an INT to the host to indicate BAD\_ADAPTER.

**Table 12. Protection Summary**

| Channel  | Threshold (Typical)           | Deglitch (Typical) | Protection                                                                                                                                | Reset and Threshold (Typical) |
|----------|-------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| VBUS_OVP | V <sub>BU</sub> S_OVP rising  | NA                 | The converter stops switching                                                                                                             | V <sub>BU</sub> S_OVP falling |
| VAC_OVP  | V <sub>A</sub> C_OVP rising   | NA                 | Disable ACDRV1 or ACDRV2 to turn off external MOSFET                                                                                      | V <sub>A</sub> C_OVP falling  |
| IBUS_OCP | I <sub>B</sub> US_OCP rising  | 2ms                | Setting REG0x0F[2] to 1 enters HZ mode to stop converter switching and disables ACDRV1 or ACDRV2 to turn off the external MOSFET.         | NA                            |
| OTG_OVP  | V <sub>O</sub> TG_OVP rising  | NA                 | The converter stops switching                                                                                                             | V <sub>O</sub> TG_OVP falling |
| OTG_UVP  | V <sub>O</sub> TG_UVP falling | 10ms               | The converter starts hiccup. After 7 hiccups, REG0x12[6] is set to 0 to disable OTG. The hiccup behavior can be programmed in REG0x13[2]. | V <sub>O</sub> TG_UVP rising  |
| SYS_OVP  | V <sub>S</sub> YS_OVP rising  | 128μs              | The converter stops switching                                                                                                             | V <sub>S</sub> YS_OVP falling |

| Channel            | Threshold (Typical)                                 | Deglitch (Typical) | Protection                                                                                                                                                         | Reset and Threshold (Typical) |
|--------------------|-----------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| SYS_UVP            | V <sub>SYS_UVP</sub>                                | 64 $\mu$ s         | The converter starts hiccup. After 7 hiccups, REG0x0F[2] is set to 1 to enter HZ to stop converter switching. The hiccup behavior can be programmed in REG0x13[3]. | V <sub>SYS_UVP</sub> + 200mV  |
| SYS_SHORT          | V <sub>BAT</sub> - V <sub>SYS</sub> rising to 200mV | 128 $\mu$ s        | With an external SHIPFET, when SYS_SHORT is triggered, the SDRV_CTRL enters ship mode. The SYS_SHORT protection must be enabled by setting REG0x14[7] to 1.        | NA                            |
| VBAT_OVP           | V <sub>BAT_OVP</sub> rising                         | 2ms                | The converter stops switching                                                                                                                                      | V <sub>BAT_OVP</sub> falling  |
| IBAT_OCP           | I <sub>OCP_BATFET</sub> rising                      | 3ms                | With an external SHIPFET, when IBAT_OCP is triggered, the SDRV_CTRL enters ship mode. The IBAT_OCP protection must be enabled by setting REG0x14[7] to 1.          | NA                            |
| Thermal Regulation | T <sub>J_THREG</sub> rising                         | 32ms               | Limit converter output power                                                                                                                                       | T <sub>J_THREG</sub> falling  |
| Poor Source Detect | V <sub>BUS_MIN</sub> falling                        | 30ms               | When a poor source is detected, after 7 hiccups, REG0x0F[2] is set to 1 to enter HZ.                                                                               | V <sub>BUS_MIN</sub> rising   |

## 17.29 Communication Interface

The device uses an I<sup>2</sup>C compatible interface with a 2-wire line (SCL and SDA) to communicate with the host. The SCL and SDA pins are open-drain and need to be connected to the supply voltage via pull-up resistors. The device operates as an I<sup>2</sup>C slave device with a 7-bits address of 53H and supports clocks up to 3.4MHz conditionally. To start an I<sup>2</sup>C communication, begin with a START (S) condition, and then the host sends the slave address. This address is a 7 bits long followed by an eighth bit which is a data direction bit (R/W). The second byte is the register address. The third byte contains the data for the selected register. End with STOP (P) condition.

### 17.29.1 I<sup>2</sup>C Time-Out Reset

To avoid I<sup>2</sup>C hang-ups, a timer runs during I<sup>2</sup>C activity. If the SDA remains low for longer than 1 second, the device will reset the I<sup>2</sup>C interface to release SDA and return it to a high state. The I<sup>2</sup>C hang-up reset function can be disabled by setting the DIS\_I2C\_TO register to 1.



Figure 9. Read and Write Function

Figure 10. I<sup>2</sup>C Waveform Information

### 17.30 Thermal Considerations

The junction temperature should never exceed the absolute maximum junction temperature  $T_{J(MAX)}$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula:

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 130°C. The junction-to-ambient thermal resistance,  $\theta_{JA}$ , is highly package dependent. For a WL-CSP-56B 2.93x3.46 (BSC) package, the thermal resistance,  $\theta_{JA}$ , is 27.16°C/W on a standard JEDEC 51-7 high effective-thermal-conductivity four-layer test board. The maximum power dissipation at  $T_A = 25^\circ\text{C}$  can be calculated as below:

$$P_{D(\text{MAX})} = (130^\circ\text{C} - 25^\circ\text{C}) / (27.16^\circ\text{C}/\text{W}) = 3.86\text{W}$$
 for a WL-CSP-56B 2.93x3.46 (BSC) package.

The maximum power dissipation depends on the operating ambient temperature for the fixed  $T_J(\text{MAX})$  and the thermal resistance,  $\theta_{JA}$ . The derating curve in [Figure 11](#) allows the user to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 11. Derating Curve of Maximum Power Dissipation

### 17.31 Layout Considerations

The RT9490 layout guidelines are shown below, and several suggestions provided.

- The capacitors connected to the PMID pin need to be placed as close as possible to the IC.
- The inductor connected to the SW pin needs to not only route the trace as short as possible to reduce EMI but also ensure the copper area of the trace is wide enough for the operating current.
- The capacitors connected to the VSYS pin needs to be placed as close as possible to the IC. Three 10 $\mu\text{F}$  capacitors on the top layer, and two capacitors on bottom layer.
- The capacitors connected to the VBAT pin needs to be placed as close as possible to the IC.
- The 0.1 $\mu\text{F}$  capacitor, connected to VAC1/VAC2, PMID and VSYS must be placed close to the IC.
- The GND needs to connect on the top layer with PMID and SYS capacitors. Use ground vias to connect to the main ground as close as possible to the IC.



Figure 12. PCB Layout Guide

**Note 9.** The information provided in this section is for reference only. The customer is solely responsible for designing, validating, and testing any applications incorporating Richtek's product(s). The customer is also responsible for applicable standards and any safety, security, or other requirements.

## 18 Functional Register Description

I<sup>2</sup>C Slave Address: 1010011 (53H)

R: Read only

R/W: Read and write

RWS: Read and write, also automatically set by particular condition

RWC: Read and write, also automatically cleared by particular condition

RWSC: Read and write, also automatically set/cleared by particular condition

Register Address: 0x00, Register Name: SYS\_MIN REGU

| Bit | Bit Name | Default | WDT RST | REG RST | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|----------|---------|---------|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED | 00      | N       | N       | R    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5:0 | VSYSMIN  | NA      | N       | Y       | RWSC | <p>During POR, the device reads the resistance on the PROG pin, identifies the default battery cell count and determines the default VSYSMIN. Changing REG0x0A[7:6] also changes default values.</p> <p>000000: 2.5V<br/> 000001: 2.75V<br/> ...<br/> 000100: 3.5V<br/> ...<br/> 010010: 7V (2s)<br/> ...<br/> 011010: 9V (3s)<br/> ...<br/> 100110: 12V (4s)<br/> ...<br/> 110101: 15.75V<br/> 110110~111111: 16V</p> |

Register Address: 0x01, Register Name: VCHG\_CTRL

| Bit   | Bit Name | Default | WDT RST | REG RST | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------|----------|---------|---------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11 | RESERVED | 00000   | N       | N       | R    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 10:0  | VBAT_REG | NA      | N       | Y       | RWSC | <p>During POR, the device reads the resistance on the PROG pin, identifies the default battery cell count and determines the default power-on battery voltage. Changing REG0x0A[7:6] also changes default values.</p> <p>00111110100: 5V<br/> 00111110101: 5.01V<br/> ...<br/> 01101001000: 8.4V (2s)<br/> ...<br/> 10011101100: 12.6V (3s)<br/> ...<br/> 11010010000: 16.8V (4s)<br/> ...<br/> 11101010111: 18.79V<br/> 11101011000~11111111111: 18.8V</p> |

Register Address: 0x03, Register Name: ICHG\_CTRL

| Bit  | Bit Name  | Default | WDT RST | REG RST | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|-----------|---------|---------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:9 | RESERVED  | 0000000 | N       | N       | R    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 8:0  | ICHG_CTRL | NA      | Y       | Y       | RWSC | <p>During POR, the device reads the resistance on the PROG pin, identifies the default battery cell count and determines the default power-on battery charging current. Changing REG0x0A[7:6] also changes default values.</p> <p>000000000~0000001110: Reserved<br/> 000001111: 0.15A<br/> 000010000: 0.16A<br/> ...<br/> 001100100: 1A (3s, 4s)<br/> ...<br/> 011001000: 2A (2s)<br/> ...<br/> 111110011: 4.99A<br/> 111110100~111111111: 5A</p> |

Register Address: 0x05, Register Name: MIVR\_CTRL

| Bit | Bit Name | Default      | WDT RST | REG RST | Type | Description                                                                                                                                                                                                                             |
|-----|----------|--------------|---------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | VMIVR    | 0010<br>0100 | N       | N       | RWS  | MIVR is set to the value based on the VBUS measurement when the adapter plugs in and AUTO_MIVR = 1<br>00000000~00100100: 3.6V (default)<br>00100101: 3.7V<br>...<br>01101010: 10.6V<br>...<br>11011011: 21.9V<br>11011100~11111111: 22V |

Register Address: 0x06, Register Name: AICR\_CTRL

| Bit  | Bit Name | Default       | WDT RST | REG RST | Type | Description                                                                                                                                                                                                |
|------|----------|---------------|---------|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:9 | RESERVED | 0000000       | N       | N       | R    | Reserved                                                                                                                                                                                                   |
| 8:0  | IAICR    | 10010<br>1100 | N       | Y       | RWSC | Based on D+/D- detection results, if AUTO_AICR = 1<br>00000000~000001010: 100mA<br>000001011: 110mA<br>...<br>000110010: 500mA<br>...<br>100101100: 3000mA (default)<br>...<br>101001010~111111111: 3300mA |

Register Address: 0x08, Register Name: PRE\_CHG

| Bit | Bit Name | Default | WDT RST | REG RST | Type | Description                                                                                                                             |
|-----|----------|---------|---------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | VPRE_CHG | 11      | N       | Y       | R/W  | Pre-charge voltage threshold from<br>00: 15% x VBAT_REG<br>01: 62% x VBAT_REG<br>10: 66.5% x VBAT_REG<br>11: 71.5% x VBAT_REG (default) |
| 5:0 | IPRE_CHG | 000011  | Y       | Y       | R/W  | Pre-charge current<br>000000~000010: Reserved<br>000011: 0.12A (default)<br>000100: 0.16A<br>...<br>110001: 1.96A<br>110010~111111: 2A  |

Register Address: 0x09, Register Name: EOC\_CTRL

| Bit | Bit Name | Default | WDT RST | REG RST | Type | Description                                                                                                                                               |
|-----|----------|---------|---------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RST_ALL  | 0       | N       | Y       | RWC  | All registers and logic reset bit.<br>0: No action (default)<br>1: Reset all registers and logic.<br>Reset to 0 after a register reset and a logic reset. |
| 6   | REG_RST  | 0       | N       | Y       | RWC  | Reset registers to default values and reset timer.<br>0: No action (default)<br>1: Reset register and safety timer<br>Reset to 0 after a register reset.  |
| 5   | Reserved | 0       | N       | N       | R    | Reserved                                                                                                                                                  |
| 4:0 | IEOC     | 00101   | Y       | Y       | R/W  | End-of-charge current<br>00000~00010: Reserved<br>00011: 0.12A<br>00100: 0.16A<br>00101: 0.2A (default)<br>...<br>11000: 0.96A<br>11001~11111: 1A         |

Register Address: 0x0A, Register Name: RECHG

| Bit | Bit Name     | Default | WDT RST | REG RST | Type | Description                                                                                                                                                  |
|-----|--------------|---------|---------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | BATTERY_CELL | NA      | N       | N       | R/W  | After POR, the device reads the PROG pin resistance to determine the battery cell.<br>01: 2s<br>10: 3s<br>11: 4s<br>This bit is only for 01, 10,11 settings. |
| 5:4 | TRECHG       | 10      | Y       | Y       | R/W  | Re-charge deglitch time<br>00: 64ms<br>01: 256ms<br>10: 1024ms (default)<br>11: 2048ms                                                                       |
| 3:0 | VRECHG       | 0011    | Y       | Y       | R/W  | Re-charge voltage threshold<br>0000: 50mV<br>0001: 100mV<br>0010: 150mV<br>0011: 200mV (default)<br>...<br>1110: 750mV<br>1111: 800mV                        |

Register Address: 0x0B, Register Name: VOTG\_REGU

| Bit   | Bit Name | Default         | WDT RST | REG RST | Type | Description                                                                                                                                                           |
|-------|----------|-----------------|---------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11 | RESERVED | 00000           | N       | N       | R    | Reserved                                                                                                                                                              |
| 10:0  | VOTG     | 000110<br>11100 | Y       | Y       | R/W  | OTG voltage regulation<br>000000000000: 2.8V<br>000000000001: 2.81V<br>...<br>00011011100: 5V (default)<br>...<br>11101111111: 21.99V<br>11110000000~11111111111: 22V |

Register Address: 0x0D, Register Name: IOTG\_REGU

| Bit | Bit Name   | Default | WDT RST | REG RST | Type | Description                                                                                                                                      |
|-----|------------|---------|---------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PRECHG_TMR | 0       | Y       | Y       | R/W  | Pre-charge safety timer<br>0: 2hrs (Default)<br>1: 0.5hrs                                                                                        |
| 6:0 | IOTG       | 1001011 | Y       | Y       | R/W  | OTG current limit<br>0000000~0000011: 0.12A<br>0000100: 0.16A<br>...<br>1001011: 3A (default)<br>...<br>1010010: 3.28A<br>1010011~1111111: 3.32A |

Register Address: 0x0E, Register Name: SAFETY\_TMR\_CTRL

| Bit | Bit Name       | Default | WDT RST | REG RST | Type | Description                                                                                                                                                                                               |
|-----|----------------|---------|---------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | BG_CHG_TMR     | 00      | Y       | Y       | R/W  | EOC back-ground charge safety timer<br>00: Disabled (default)<br>01: 15 mins<br>10: 30 mins<br>11: 45 mins                                                                                                |
| 5   | EN_TRICHG_TMR  | 1       | Y       | Y       | R/W  | Trickle charge safety timer enable<br>0: Disabled<br>1: Enabled (default)                                                                                                                                 |
| 4   | EN_PRECHG_TMR  | 1       | Y       | Y       | R/W  | Pre-charge safety timer enable<br>0: Disabled<br>1: Enabled (default)                                                                                                                                     |
| 3   | EN_FASTCHG_TMR | 1       | Y       | Y       | R/W  | Fast-charge safety timer enable<br>0: Disabled<br>1: Enabled (default)                                                                                                                                    |
| 2:1 | FASTCHG_TMR    | 10      | Y       | Y       | R/W  | Fast-charge safety timer<br>00: 5hrs<br>01: 8hrs<br>10: 12hrs (default)<br>11: 24hrs                                                                                                                      |
| 0   | TMR2X_EN       | 1       | Y       | Y       | R/W  | The charge safety timer will be double during MIVR, AICR, thermal regulation, and JEITA reduce ICHG.<br>0: Disable 2x extended charge safety timer<br>1: Enable 2x extended charge safety timer (default) |

Register Address: 0x0F, Register Name: CHG\_CTRL 0

| Bit | Bit Name        | Default | WDT RST | REG RST | Type | Description                                                                                                                                                                  |
|-----|-----------------|---------|---------|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EN_AUTO_IBATDIS | 1       | N       | Y       | R/W  | Enable the battery discharging during the battery OVP fault<br>0: No action when VBAT during VBAT_OVP<br>1: Apply a discharging resistance on VBAT during VBAT_OVP (default) |
| 6   | FORCE_IBATDIS   | 0       | N       | Y       | R/W  | Force a battery discharging resistance<br>0: No action (default)<br>1: Force a discharging resistance on BAT                                                                 |
| 5   | EN_CHG          | 1       | Y       | Y       | R/W  | Charger enable<br>0: Disable charge<br>1: Enable charge (default)                                                                                                            |
| 4   | EN_AICC         | 0       | N       | Y       | R/W  | 0: Disable AICC function (default)<br>1: Enable AICC function                                                                                                                |
| 3   | FORCE_AICC      | 0       | Y       | Y       | RWSC | 0: No action (default)<br>1: Force AICC function<br>Reset to 0 after AICC is done                                                                                            |
| 2   | EN_HZ           | 0       | N       | Y       | RWSC | Enable HZ mode<br>0: Disable (default)<br>1: Enable<br>Reset to 0 when VAC/VBUS presents                                                                                     |
| 1   | EN_TE           | 1       | Y       | Y       | R/W  | Charge current termination<br>0: Disable<br>1: Enable (default)                                                                                                              |
| 0   | RESERVED        | 0       | N       | N       | R    | Reserved                                                                                                                                                                     |

Register Address: 0x10, Register Name: CHG\_CTRL 1

| Bit | Bit Name | Default | WDT RST | REG RST | Type | Description                                                                                                                          |
|-----|----------|---------|---------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RESERVED | 00      | N       | N       | R    | Reserved                                                                                                                             |
| 5:4 | VAC_OVP  | 11      | N       | Y       | R/W  | VAC1/VAC2_OVP thresholds<br>00: 26V<br>01: 22V<br>10: 12V<br>11: 7V (default)                                                        |
| 3   | WD_RST   | 0       | Y       | Y       | RWSC | Watchdog timer reset<br>0: No action (default)<br>1: Reset<br>Reset to 0 after WDT resets                                            |
| 2:0 | WATCHDOG | 101     | N       | Y       | R/W  | Watchdog timer setting<br>000: Disable<br>001: 0.5s<br>010: 1s<br>011: 2s<br>100: 20s<br>101: 40s (default)<br>110: 80s<br>111: 160s |

Register Address: 0x11, Register Name: CHG\_CTRL 2

| Bit | Bit Name          | Default | WDT RST | REG RST | Type | Description                                                                                                                                                                                                                                                                                                                      |
|-----|-------------------|---------|---------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | FORCE_DPDM_DET_EN | 0       | Y       | Y       | RWSC | Force D+/D- detection<br>0: No action (default)<br>1: Force D+D- detection<br>Reset to 0 while D+D- detection is done                                                                                                                                                                                                            |
| 6   | BC12_EN           | 1       | Y       | Y       | R/W  | 0: Disable BC1.2 detection<br>1: Enable BC1.2 detection (default)                                                                                                                                                                                                                                                                |
| 5:4 | RESERVED          | 00      | N       | N       | R    | Reserved                                                                                                                                                                                                                                                                                                                         |
| 3   | DIS_EOC_FCCM      | 1       | N       | Y       | R/W  | Enable FCCM for EOC during TD_EOC<br>0: Enable EOC FCCM<br>1: Disable EOC FCCM (default)                                                                                                                                                                                                                                         |
| 2:1 | SDRV_CTRL         | 00      | N       | Y       | RWSC | SHIP FET gate driver control mode<br>00: IDLE (default)<br>01: Shutdown Mode<br>10: Ship Mode<br>11: System Power Reset<br>Reset to 00 when SHIP_FET_PRESENT = 0<br>or exit shutdown mode or exit ship mode or<br>finish system power reset. Set to ship mode<br>when SHIP_FET_PRESENT = 1 and trigger<br>IBAT_OCP or VSYS_SHORT |
| 0   | SDRV_DLY          | 0       | N       | Y       | R/W  | SHIP FET turns off delay time when<br>SDRV_CTRL is not equal to 00.<br>0: Add 10s delay time (default)<br>1: Do NOT add 10s delay time                                                                                                                                                                                           |

Register Address: 0x12, Register Name: CHG\_CTRL 3

| Bit | Bit Name          | Default | WDT RST | REG RST | Type | Description                                                                                                                                                                                                |
|-----|-------------------|---------|---------|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | DIS_ACDRV_EN      | 0       | N       | N       | RWSC | Force both EN_ACDRV1 = 0 and EN_ACDRV2 = 0<br>0: Not Force (default)<br>1: Force EN_ACDRV1 = 0 and EN_ACDRV2 = 0<br>Reset to 0 when VAC1/VAC2 is not present and EN_OTG is disabled.                       |
| 6   | EN_OTG            | 0       | Y       | Y       | RWSC | OTG mode control<br>0: Disable OTG (default)<br>1: Enable OTG<br>(Reset to 0 when OTG_UVP, OTG_LBP occurs. Set to 1 when SEAMLESS is operating)                                                            |
| 5:4 | RESERVED          | 00      | N       | N       | R    | Reserved                                                                                                                                                                                                   |
| 3   | QON_EXIT_SHIP_DLY | 0       | N       | Y       | R/W  | The QON pin pull-low time to exit ship mode<br>0: 1s (default)<br>1: 15ms                                                                                                                                  |
| 2   | DIS_LDO           | 0       | Y       | Y       | RWC  | Disable BATFET LDO mode in SYSMIN<br>0: Enable BATFET regulation for SYSMIN (default)<br>1: Disable BATFET regulation<br>(Reset to 0 when power path is turned off or there is no input detected on VBUS.) |
| 1   | DIS_OTG_OOA       | 0       | Y       | Y       | R/W  | Disable OOA in OTG mode<br>0: Enable OOA function in OTG mode (default)<br>1: Disable OOA function in OTG mode                                                                                             |
| 0   | DIS_CHG_OOA       | 0       | N       | Y       | R/W  | Disable OOA in charge mode<br>0: Enable OOA function in charge mode (default)<br>1: Disable OOA function in charge mode                                                                                    |

Register Address: 0x13, Register Name: CHG\_CTRL 4

| Bit | Bit Name            | Default | WDT RST | REG RST | Type | Description                                                                                                                                                                                       |
|-----|---------------------|---------|---------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EN_ACDRV2           | 0       | N       | N       | RWSC | External ACFET2 gate driver<br>0: Turn off (default)<br>1: Turn on<br>(Set to 1 when VAC2 is present, reset to 0 after VAC2 is not present or lock at 0 if there is no external ACFET2.)          |
| 6   | EN_ACDRV1           | 0       | N       | N       | RWSC | External ACFET1 gate driver<br>0: Turn off (default)<br>1: Turn on<br>(Set to 1 when VAC1 is present, reset to 0 after VAC1 is not present or lock at 0 if there is no external ACFET1.)          |
| 5   | PWM_FREQ            | NA      | N       | N       | RWSC | Switching frequency selection. After POR, the default value is based on the PROG pin.<br>0: 1.5MHz<br>1: 750kHz                                                                                   |
| 4   | DIS_STAT            | 0       | Y       | Y       | R/W  | The STAT pin output<br>0: Enable STAT pin output (default)<br>1: Disable STAT pin output                                                                                                          |
| 3   | DIS_VSYS_UVP_HICCUP | 0       | N       | Y       | R/W  | VSYS_UVP hiccup protection<br>0: Enable VSYS_UVP hiccup protection (default)<br>1: Disable VSYS_UVP hiccup, converter continues switching                                                         |
| 2   | DIS_VOTG_UVP_HICCUP | 0       | N       | Y       | R/W  | OTG mode VOTG_UVP hiccup protection<br>0: Enable VOTG_UVP hiccup protection (default)<br>1: Disable VOTG_UVP hiccup, converter continues switching                                                |
| 1   | FORCE_MIVR_DET      | 0       | N       | Y       | RWC  | Force MIVR detection<br>0: No action (default)<br>1: Force the converter stops switching, and ADC VBUS for MIVR detection<br>(Reset to 0 after forced MIVR detection process has been completed.) |
| 0   | EN_IBUS_OCP         | 1       | N       | Y       | R/W  | Enable IBUS_OCP<br>0: Disable<br>1: Enable (default)                                                                                                                                              |

Register Address: 0x14, Register Name: CHG\_CTRL 5

| Bit | Bit Name         | Default | WDT RST | REG RST | Type | Description                                                                                                                               |
|-----|------------------|---------|---------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SHIP_FET_PRESENT | 0       | N       | N       | R/W  | The user has to set this bit based on whether a SHIP FET is used or not.<br>0: No external SHIP FET (default)<br>1: Use external SHIP FET |
| 6   | RESERVED         | 0       | N       | N       | R    | Reserved                                                                                                                                  |
| 5   | IBAT_PIN_EN      | 0       | Y       | Y       | R/W  | IBAT pin output enable<br>0: IBAT pin output is disabled (default)<br>1: IBAT pin output is enable                                        |
| 4:3 | IBAT_REG         | 10      | Y       | Y       | RWC  | Battery discharging current regulation during OTG<br>00: 3A<br>01: 4A<br>10: 5A (default)<br>11: Disable                                  |
| 2   | EN_AICR          | 1       | Y       | Y       | RWC  | The AICR loop control<br>0: Disable<br>1: Enable (default)<br>(Reset to 1, when THREG_STAT triggers)                                      |
| 1   | ILIM_HZ_EN       | 1       | N       | Y       | R/W  | The ILIM_HZ pin current limit setting<br>0: Disable<br>1: Enable (default)                                                                |
| 0   | EN_IBAT_OCP      | 0       | Y       | Y       | RWSC | Enable the battery discharging current OCP<br>0: Disable (default)<br>1: Enable<br>(Reset to 0 when SHIP_FET_PRESENT = 0)                 |

Register Address: 0x16, Register Name: THREG\_CTRL

| Bit | Bit Name   | Default | WDT RST | REG RST | Type | Description                                                                                      |
|-----|------------|---------|---------|---------|------|--------------------------------------------------------------------------------------------------|
| 7:6 | THREG      | 11      | Y       | Y       | R/W  | Thermal regulation threshold<br>00: 60°C<br>01: 80°C<br>10: 100°C<br>11: 120°C (default)         |
| 5:4 | TOTP       | 00      | Y       | Y       | R/W  | Over thermal protection thresholds.<br>00: 150°C (default)<br>01: 130°C<br>10: 120°C<br>11: 85°C |
| 3   | VBUS_PD_EN | 0       | N       | Y       | R/W  | VBUS pull-down resistor<br>0: Disable (default)<br>1: Enable                                     |
| 2   | VAC1_PD_EN | 0       | N       | Y       | R/W  | VAC1 pull-down resistor<br>0: Disable (default)<br>1: Enable                                     |
| 1   | VAC2_PD_EN | 0       | N       | Y       | R/W  | VAC2 pull-down resistor<br>0: Disable (default)<br>1: Enable                                     |
| 0   | THREG_HYS  | 0       | N       | Y       | R/W  | Thermal regulation falling hysteresis<br>0: 10°C (default)<br>1: 20°C                            |

Register Address: 0x17, Register Name: JEITA\_CTRL\_0

| Bit | Bit Name        | Default | WDT RST | REG RST | Type | Description                                                                                                                                                                                                                                                                                                                                     |
|-----|-----------------|---------|---------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | JEITA_VSET_WARM | 011     | Y       | Y       | R/W  | JEITA WARM charge voltage setting<br>000: Stop charging<br>001: Set VBAT_REG to VBAT_REG-800mV<br>010: Set VBAT_REG to VBAT_REG-600mV<br>011: Set VBAT_REG to VBAT_REG-400mV (Default)<br>100: Set VBAT_REG to VBAT_REG-300mV<br>101: Set VBAT_REG to VBAT_REG-200mV<br>110: Set VBAT_REG to VBAT_REG-100mV<br>111: VBAT_REG = Register setting |
| 4:3 | JEITA_ISET_WARM | 11      | Y       | Y       | R/W  | JEITA WARM charge current setting<br>00: Stop charging<br>01: Set ICHG to 25% x ICHG<br>10: Set ICHG to 50% x ICHG<br>11: ICHG = Register setting (default)                                                                                                                                                                                     |
| 2:1 | JEITA_ISET_COOL | 01      | Y       | Y       | R/W  | JEITA COOL charge current setting<br>00: Stop charging<br>01: Set ICHG to 25% x ICHG (default)<br>10: Set ICHG to 50% x ICHG<br>11: ICHG = Register setting                                                                                                                                                                                     |
| 0   | RESERVED        | 0       | N       | N       | R    | Reserved                                                                                                                                                                                                                                                                                                                                        |

Register Address: 0x18, Register Name: JEITA\_CTRL 1

| Bit | Bit Name  | Default | WDT RST | REG RST | Type | Description                                                                                                                |
|-----|-----------|---------|---------|---------|------|----------------------------------------------------------------------------------------------------------------------------|
| 7:6 | TS_COOL   | 01      | Y       | Y       | R/W  | TS COOL temperature threshold<br>00: 71.1% (5°C)<br>01: 68.4% (10°C) (default)<br>10: 65.5% (15°C)<br>11: 62.4% (20°C)     |
| 5:4 | TS_WARM   | 01      | Y       | Y       | R/W  | TS WARM temperature threshold<br>00: 48.4% (40°C)<br>01: 44.8% (45°C) (default)<br>10: 41.2% (50°C)<br>11: 37.7% (55°C)    |
| 3:2 | OTG_HOT   | 01      | Y       | Y       | R/W  | OTG mode TS HOT temperature threshold<br>00: 37.7% (55°C)<br>01: 34.4% (60°C) (default)<br>10: 31.3% (65°C)<br>11: Disable |
| 1   | OTG_COLD  | 0       | Y       | Y       | R/W  | OTG mode TS COLD temperature threshold<br>0: 77.1% (-10°C) (default)<br>1: 80% (-20°C)                                     |
| 0   | JEITA_DIS | 0       | Y       | Y       | R/W  | Disable JEITA function<br>0: NOT disable (default)<br>1: Disable                                                           |

Register Address: 0x19, Register Name: AICC\_CTRL

| Bit  | Bit Name | Default       | WDT RST | REG RST | Type | Description                                                                                                                                                                                                                   |
|------|----------|---------------|---------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:9 | RESERVED | 0000000       | N       | N       | R    | Reserved                                                                                                                                                                                                                      |
| 8:0  | IAICC    | 00000<br>0000 | N       | N       | R    | AICR current limit by average input current control or the ILIM_HZ pin<br>000000000: 0mA (default)<br>000001010: 100mA<br>000001011: 110mA<br>...<br>000110010: 500mA<br>...<br>100101100: 3000mA<br>...<br>101001010: 3300mA |

Register Address: 0x1B, Register Name: CHG\_STATUS 0

| Bit | Bit Name         | Default | WDT RST | REG RST | Type | Description                                                                                                                                                                                       |
|-----|------------------|---------|---------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | AICR_STAT        | 0       | N       | N       | R    | AICR status (charge mode) or OTG_CC status (OTG mode)<br>0: Normal (default)<br>1: In AICR/OTG_CC                                                                                                 |
| 6   | MIVR_STAT        | 0       | N       | N       | R    | MIVR status (charge mode) or OTG_CV status (OTG mode)<br>0: Normal (default)<br>1: In MIVR/OTG_CV                                                                                                 |
| 5   | WDT_STAT         | 0       | N       | N       | R    | Watch dog timer status<br>0: Normal (default)<br>1: Watchdog timeout                                                                                                                              |
| 4   | RESERVED         | 0       | N       | N       | R    | Reserved                                                                                                                                                                                          |
| 3   | VBUS_GD_RDY_STAT | 0       | N       | N       | R    | VBUS good ready for charge status<br>0: VBUS NOT good ready for charge status (default)<br>1: VBUS good ready for charge status<br>(Notice: After bad adapter detection, EN_HZ = 0, VBUS_OVP = 0) |
| 2   | VAC2_PG_STAT     | 0       | N       | N       | R    | VAC2 power-good status<br>0: VAC2 NOT power-good (default)<br>1: VAC2 power-good<br>(Notice: Above VAC_UVLO threshold, VAC2_OVP = 0)                                                              |
| 1   | VAC1_PG_STAT     | 0       | N       | N       | R    | VAC1 power-good status<br>0: VAC1 NOT power-good (default)<br>1: VAC1 power-good<br>(Notice: Above VAC_UVLO threshold, VAC1_OVP = 0)                                                              |
| 0   | VBUS_PG_STAT     | 0       | N       | N       | R    | VBUS power-good status<br>0: VBUS NOT power-good (default)<br>1: VBUS power-good<br>(Notice: Above VBUS_UVLO threshold, EN_HZ = 0, VBUS_OVP = 0)                                                  |

Register Address: 0x1C, Register Name: CHG\_STATUS 1

| Bit | Bit Name       | Default | WDT RST | REG RST | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|----------------|---------|---------|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | CHG_STAT       | 000     | N       | N       | R    | Charge status bits<br>000: Not charging (default)<br>001: Trickle charge<br>010: Pre-charge<br>011: Fast charge (CC mode)<br>100: Fast charge (CV mode)<br>101: IEOC (EOC and TE = 0)<br>110: Back-Ground charging (EOC and TE = 1 and before BATFET turns off)<br>111: Charge done (EOC and TE = 1 and BATFET turns off)                                                                                                                                                    |
| 4:1 | VBUS_STAT      | 0000    | N       | N       | R    | VBUS status bits<br>0000: No input or Input NOT from BC12_EN_CHANNEL (Default)<br>0001: USB SDP (0.5A)<br>0010: USB CDP (1.5A)<br>0011: USB DCP (3.25A)<br>0100: Adjustable DCP<br>0101: NSDP/Unknown (3.25A)<br>0110: Special Adapter (1A/2A/2.1A/2.4A)<br>0111: In OTG mode<br>1000: Not verify adapter/Bad adapter<br>1001: Reserved<br>1010: Reserved<br>1011: Device directly powered from VBUS<br>1100: Reserved<br>1101: Reserved<br>1110: Reserved<br>1111: Reserved |
| 0   | BC12_DONE_STAT | 0       | N       | N       | R    | BC1.2 status bit<br>0: BC1.2 NOT complete (Default)<br>1: BC1.2 done                                                                                                                                                                                                                                                                                                                                                                                                         |

Register Address: 0x1D, Register Name: CHG\_STATUS 2

| Bit | Bit Name      | Default | WDT RST | REG RST | Type | Description                                                                                                                                                                            |
|-----|---------------|---------|---------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | AICC_STAT     | 00      | N       | N       | R    | Average Input Current Control status<br>00: AICC disabled (Default)<br>01: AICC optimization in progress<br>10: Maximum input current detected<br>11: Reserved                         |
| 5   | CDP_PD_STAT   | 0       | N       | N       | R    | CDP primary detection status<br>0: CDP primary detection does not start (Default)<br>1: CDP primary detection started<br>(Notice: This bit will be updated when HOST mode is changed.) |
| 4   | CDP_DONE_STAT | 0       | N       | N       | R    | CDP flow status<br>0: No CDP flow (default)<br>1: CDP flow done.<br>(Notice: This bit will be updated when HOST mode is changed.)                                                      |
| 3   | RESERVED      | 0       | N       | N       | R    | Reserved                                                                                                                                                                               |
| 2   | THREG_STAT    | 0       | N       | N       | R    | Thermal regulation status<br>0: Normal (Default)<br>1: In thermal regulation                                                                                                           |
| 1   | DPDM_STAT     | 0       | N       | N       | R    | D+/D- detection status bits<br>0: The D+/D- detection is NOT started yet, or the detection is done (Default)<br>1: The D+/D- detection is ongoing                                      |
| 0   | VBAT_PG_STAT  | 0       | N       | N       | R    | VBAT power-good status<br>0: VBAT NOT power-good (Default)<br>1: VBAT power-good<br>(Notice: VBAT > VBAT_UVLO)                                                                         |

Register Address: 0x1E, Register Name: CHG\_STATUS 3

| Bit | Bit Name         | Default | WDT RST | REG RST | Type | Description                                                                                                                          |
|-----|------------------|---------|---------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ACRB2_STAT       | 0       | N       | N       | R    | The ACFET2-RBFET2 status<br>0: ACFET2-RBFET2 is NOT placed (Default)<br>1: ACFET2-RBFET2 is placed                                   |
| 6   | ACRB1_STAT       | 0       | N       | N       | R    | The ACFET1-RBFET1 status<br>0: ACFET1-RBFET1 is NOT placed (Default)<br>1: ACFET1-RBFET1 is placed                                   |
| 5   | ADC_DONE_STAT    | 0       | N       | N       | R    | ADC status (in one-shot mode only)<br>0: ADC is NOT completed (default)<br>1: ADC is done                                            |
| 4   | VSYSMIN_STAT     | 0       | N       | N       | R    | VSYS_MIN Regulation Status<br>0: Not in SYS_MIN regulation (VBAT > VSYS_MIN) (Default)<br>1: In SYS_MIN regulation (VBAT < VSYS_MIN) |
| 3   | FASTCHG_TMR_STAT | 0       | N       | N       | R    | Fast charge safety timer status<br>0: Normal (Default)<br>1: Fast charge safety timer timeout                                        |
| 2   | TRICHG_TMR_STAT  | 0       | N       | N       | R    | Trickle charge safety timer status<br>0: Normal (Default)<br>1: Trickle charge safety timer timeout                                  |
| 1   | PRECHG_TMR_STAT  | 0       | N       | N       | R    | Pre-charge safety timer status<br>0: Normal (Default)<br>1: Pre-charge safety timer timeout                                          |
| 0   | RESERVED         | 0       | N       | N       | R    | Reserved                                                                                                                             |

Register Address: 0x1F, Register Name: CHG\_STATUS 4

| Bit | Bit Name        | Default | WDT RST | REG RST | Type | Description                                                                                   |
|-----|-----------------|---------|---------|---------|------|-----------------------------------------------------------------------------------------------|
| 7:4 | RESERVED        | 0000    | N       | N       | R    | Reserved                                                                                      |
| 3   | JEITA_COLD_STAT | 0       | N       | N       | R    | The TS temperature is in the cold range<br>0: NOT in cold range (Default)<br>1: In cold range |
| 2   | JEITA_COOL_STAT | 0       | N       | N       | R    | The TS temperature is in the cool range<br>0: NOT in cool range (Default)<br>1: In cool range |
| 1   | JEITA_WARM_STAT | 0       | N       | N       | R    | The TS temperature is in the warm range<br>0: NOT in warm range (Default)<br>1: In warm range |
| 0   | JEITA_HOT_STAT  | 0       | N       | N       | R    | The TS temperature is in the hot range<br>0: NOT in hot range (Default)<br>1: In hot range    |

Register Address: 0x20, Register Name: FAULT\_STATUS 0

| Bit | Bit Name      | Default | WDT RST | REG RST | Type | Description                                                                                                                  |
|-----|---------------|---------|---------|---------|------|------------------------------------------------------------------------------------------------------------------------------|
| 7   | IBAT_REG_STAT | 0       | N       | N       | R    | IBAT regulation in OTG mode<br>0: Not in battery current regulation (default)<br>1: In battery current regulation            |
| 6   | VBUS_OVP_STAT | 0       | N       | N       | R    | VBUS overvoltage protection status<br>0: Not in VBUS OVP (Default)<br>1: In VBUS OVP                                         |
| 5   | VBAT_OVP_STAT | 0       | N       | N       | R    | VBAT overvoltage protection status<br>0: Not in VBAT OVP (Default)<br>1: In VBAT OVP                                         |
| 4:3 | RESERVED      | 00      | N       | N       | R    | Reserved                                                                                                                     |
| 2   | CYC_OCP_STAT  | 0       | N       | N       | R    | Converter cycle-by-cycle overcurrent protection status<br>0: Not in cycle-by-cycle OCP (default)<br>1: In cycle-by-cycle OCP |
| 1   | VAC2_OVP_STAT | 0       | N       | N       | R    | VAC2 overvoltage protection status<br>0: Not in VAC2 OVP (Default)<br>1: In VAC2 OVP                                         |
| 0   | VAC1_OVP_STAT | 0       | N       | N       | R    | VAC1 overvoltage protection status<br>0: Not in VAC1 OVP (Default)<br>1: In VAC1 OVP                                         |

Register Address: 0x21, Register Name: FAULT\_STATUS 1

| Bit | Bit Name      | Default | WDT RST | REG RST | Type | Description                                                                           |
|-----|---------------|---------|---------|---------|------|---------------------------------------------------------------------------------------|
| 7   | VSYS_UVP_STAT | 0       | N       | N       | R    | VSYS undervoltage protection status<br>0: Not in VSYS UVP (Default)<br>1: In VSYS UVP |
| 6   | VSYS_OVP_STAT | 0       | N       | N       | R    | VSYS overvoltage protection status<br>0: Not in VSYS OVP (Default)<br>1: In VSYS OVP  |
| 5   | OTG_OVP_STAT  | 0       | N       | N       | R    | OTG overvoltage protection status<br>0: Not in OTG OVP (Default)<br>1: In OTG OVP     |
| 4:3 | RESERVED      | 00      | N       | N       | R    | Reserved                                                                              |
| 2   | TOTP_STAT     | 0       | N       | N       | R    | IC over-temperature shutdown status<br>0: Not in OTP (Default)<br>1: In OTP           |
| 1   | RESERVED      | 00      | N       | N       | R    | Reserved                                                                              |

Register Address: 0x22, Register Name: CHG\_IRQ\_FLAG 0

| Bit | Bit Name         | Default | WDT RST | REG RST | Type | Description                                                                                                        |
|-----|------------------|---------|---------|---------|------|--------------------------------------------------------------------------------------------------------------------|
| 7   | AICR_FLAG        | 0       | N       | N       | R    | AICR flag or OTG_CC flag<br>0: Normal (default)<br>1: Any change in<br>AICR_STAT/OTG_CC_STAT, read to clear        |
| 6   | MIVR_FLAG        | 0       | N       | N       | R    | MIVR flag or OTG_CV flag<br>0: Normal (default)<br>1: Any change in<br>MIVR_STAT/OTG_CV_STAT, read to clear        |
| 5   | WDT_FLAG         | 0       | N       | N       | R    | I <sup>2</sup> C watchdog timer flag<br>0: Normal (default)<br>1: WDT_STAT rising, read to clear                   |
| 4   | BAD_ADAPTER_FLAG | 0       | N       | N       | R    | Bad adapter detection flag<br>0: Normal (default)<br>1: Bad adapter detected, read to clear                        |
| 3   | VBUS_GD_RDY_FLAG | 0       | N       | N       | R    | VBUS good ready for charge flag<br>0: Normal (default)<br>1: Any change in VBUS_GD_RDY_STAT<br>even, read to clear |
| 2   | VAC2_PG_FLAG     | 0       | N       | N       | R    | VAC2 power-good flag<br>0: Normal (default)<br>1: Any change in VAC2_PG_STAT, read to clear                        |
| 1   | VAC1_PG_FLAG     | 0       | N       | N       | R    | VAC1 power-good flag<br>0: Normal (default)<br>1: Any change in VAC1_PG_STAT, read to clear                        |
| 0   | VBUS_PG_FLAG     | 0       | N       | N       | R    | VBUS power-good flag<br>0: Normal (default)<br>1: Any change in VBUS_PG_STAT, read to clear                        |

Register Address: 0x23 Register Name: CHG\_IRQ\_FLAG 1

| Bit | Bit Name       | Default | WDT RST | REG RST | Type | Description                                                                                                         |
|-----|----------------|---------|---------|---------|------|---------------------------------------------------------------------------------------------------------------------|
| 7   | CHG_FLAG       | 0       | N       | N       | R    | Charge status flag<br>0: Normal (default)<br>1: Any change in CHG_STAT, read to clear                               |
| 6   | AICC_FLAG      | 0       | N       | N       | R    | AICC status flag<br>0: Normal (default)<br>1: Any change in AICC_STAT, read to clear                                |
| 5   | RESERVED       | 0       | N       | N       | R    | Reserved                                                                                                            |
| 4   | VBUS_FLAG      | 0       | N       | N       | R    | VBUS status flag<br>0: Normal (default)<br>1: Any change in VBUS_STAT, read to clear                                |
| 3   | RESERVED       | 0       | N       | N       | R    | Reserved                                                                                                            |
| 2   | THREG_FLAG     | 0       | N       | N       | R    | IC thermal regulation flag<br>0: Normal (default)<br>1: THREG_STAT rising, read to clear                            |
| 1   | VBAT_PG_FLAG   | 0       | N       | N       | R    | VBAT power-good flag<br>0: Normal (default)<br>1: Any change in VBAT_PG_STAT, read to clear                         |
| 0   | BC12_DONE_FLAG | 0       | N       | N       | R    | BC1.2 done flag<br>0: BC1.2 detection not ready (default)<br>1: BC12_DONE_STAT rising detection done, read to clear |

Register Address: 0x24 Register Name: CHG\_IRQ\_FLAG 2

| Bit | Bit Name         | Default | WDT RST | REG RST | Type | Description                                                                                                                                  |
|-----|------------------|---------|---------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED         | 0       | N       | N       | R    | Reserved                                                                                                                                     |
| 6   | DPDM_DONE_FLAG   | 0       | N       | N       | R    | D+/D- detection done flag.<br>0: D+/D- detection is NOT started or still ongoing (default)<br>1: D+/D- detection is completed, read to clear |
| 5   | ADC_DONE_FLAG    | 0       | N       | N       | R    | ADC done flag (only in one-shot mode)<br>0: ADC NOT completed (default)<br>1: ADC done, read to clear                                        |
| 4   | VSYSMIN_FLAG     | 0       | N       | N       | R    | VSYSMIN regulation flag<br>0: Normal (default)<br>1: Any change in VSYSMIN_STAT, read to clear                                               |
| 3   | FASTCHG_TMR_FLAG | 0       | N       | N       | R    | Fast charge timer timeout flag<br>0: Normal (Default)<br>1: FASTCHG_TMR_STAT rising, read to clear                                           |
| 2   | TRICHG_TMR_FLAG  | 0       | N       | N       | R    | Trickle charge timer timeout flag<br>0: Normal (default)<br>1: TRICHG_TMR_STAT rising, read to clear                                         |
| 1   | PRECHG_TMR_FLAG  | 0       | N       | N       | R    | Pre-charge timer timeout flag<br>0: Normal (default)<br>1: PRECHG_TMR_STAT rising, read to clear                                             |
| 0   | BG_TMR_FLAG      | 0       | N       | N       | R    | Back-ground charge timer flag<br>0: Normal (default)<br>1: Back-ground charge timer timeout rising, read to clear                            |

Register Address: 0x25 Register Name: CHG\_IRQ\_FLAG 3

| Bit | Bit Name        | Default | WDT RST | REG RST | Type | Description                                                                                     |
|-----|-----------------|---------|---------|---------|------|-------------------------------------------------------------------------------------------------|
| 7:5 | RESERVED        | 000     | N       | N       | R    | Reserved                                                                                        |
| 4   | OTG_LBP_FLAG    | 0       | N       | N       | R    | The VBAT is under OTG_LBP<br>0: Normal (default)<br>1: VBAT<VOTG_LBP is detected, read to clear |
| 3   | JEITA_COLD_FLAG | 0       | N       | N       | R    | JEITA_COLD flag<br>0: Normal (default)<br>1: JEITA_COLD_STAT rising, read to clear              |
| 2   | JEITA_COOL_FLAG | 0       | N       | N       | R    | JEITA_COOL flag<br>0: Normal (default)<br>1: JEITA_COOL_STAT rising, read to clear              |
| 1   | JEITA_WARM_FLAG | 0       | N       | N       | R    | JEITA_COOL flag<br>0: Normal (default)<br>1: JEITA_WARM_STAT rising, read to clear              |
| 0   | JEITA_HOT_FLAG  | 0       | N       | N       | R    | JEITA_HOT flag<br>0: Normal (default)<br>1: JEITA_HOT_STAT rising, read to clear                |

Register Address: 0x26 Register Name: CHG\_IRQ\_FLAG 4

| Bit | Bit Name      | Default | WDT RST | REG RST | Type | Description                                                                                                |
|-----|---------------|---------|---------|---------|------|------------------------------------------------------------------------------------------------------------|
| 7   | IBAT_REG_FLAG | 0       | N       | N       | R    | When in OTG, IBAT regulation flag<br>0: Normal (default)<br>1: Any change in IBAT_STAT, read to clear      |
| 6   | VBUS_OVP_FLAG | 0       | N       | N       | R    | VBUS overvoltage protection flag<br>0: Normal (default)<br>1: VBUS_OVP_STAT rising, read to clear          |
| 5   | VBAT_OVP_FLAG | 0       | N       | N       | R    | VBAT overvoltage protection flag<br>0: Normal (default)<br>1: VBAT_OVP_STAT rising, read to clear          |
| 4   | IBUS_OCP_FLAG | 0       | N       | N       | R    | IBUS overcurrent protection flag<br>0: Normal (default)<br>1: IBUS > IBUS_OCP occurs, read to clear        |
| 3   | IBAT_OCP_FLAG | 0       | N       | N       | R    | IBAT overcurrent protection flag<br>0: Normal (default)<br>1: IBAT > IBAT_OCP occurs, read to clear        |
| 2   | CYC_OCP_FLAG  | 0       | N       | N       | R    | Cycle-by-cycle overcurrent protection flag<br>0: Normal (default)<br>1: CYC_OCP_STAT rising, read to clear |
| 1   | VAC2_OVP_FLAG | 0       | N       | N       | R    | VAC2 overvoltage protection flag<br>0: Normal (default)<br>1: VAC2_OVP_STAT rising, read to clear          |
| 0   | VAC1_OVP_FLAG | 0       | N       | N       | R    | VAC1 overvoltage protection flag<br>0: Normal (default)<br>1: VAC1_OVP_STAT rising, read to clear          |

Register Address: 0x27 Register Name: CHG\_IRQ\_FLAG 5

| Bit | Bit Name      | Default | WDT RST | REG RST | Type | Description                                                                                        |
|-----|---------------|---------|---------|---------|------|----------------------------------------------------------------------------------------------------|
| 7   | VSYS_UVP_FLAG | 0       | N       | N       | R    | VSYS undervoltage protection flag<br>0: Normal (default)<br>1: VSYS_UVP_STAT rising, read to clear |
| 6   | VSYS_OVP_FLAG | 0       | N       | N       | R    | VSYS overvoltage flag<br>0: Normal (default)<br>1: VSYS_OVP_STAT rising, read to clear             |
| 5   | OTG_OVP_FLAG  | 0       | N       | N       | R    | OTG overvoltage flag<br>0: Normal (default)<br>1: OTG_OVP_STAT rising, read to clear               |
| 4   | OTG_UVP_FLAG  | 0       | N       | N       | R    | OTG undervoltage flag<br>0: Normal (default)<br>1: OTG_UVP_STAT rising, read to clear              |
| 3   | RESERVED      | 0       | N       | N       | R    | Reserved                                                                                           |
| 2   | TOTP_FLAG     | 0       | N       | N       | R    | IC over-temperature protection flag<br>0: Normal (default)<br>1: TOTP_STAT rising, read to clear   |
| 1:0 | RESERVED      | 00      | N       | N       | R    | Reserved                                                                                           |

Register Address: 0x28 Register Name: CHG\_IRQ\_MASK 0

| Bit | Bit Name         | Default | WDT RST | REG RST | Type | Description                                                                      |
|-----|------------------|---------|---------|---------|------|----------------------------------------------------------------------------------|
| 7   | AICR_MASK        | 0       | N       | Y       | R/W  | 0: Not mask IRQ of AICR_FLAG (default)<br>1: Mask IRQ of AICR_FLAG               |
| 6   | MIVR_MASK        | 0       | N       | Y       | R/W  | 0: Not mask IRQ of MIVR_FLAG (default)<br>1: Mask IRQ of MIVR_FLAG               |
| 5   | WDT_MASK         | 0       | N       | Y       | R/W  | 0: Not mask IRQ of WDT_FLAG (default)<br>1: Mask IRQ of WDT_FLAG                 |
| 4   | BAD_ADAPTER_MASK | 0       | N       | Y       | R/W  | 0: Not mask IRQ of BAD_ADAPTER_FLAG (default)<br>1: Mask IRQ of BAD_ADAPTER_FLAG |
| 3   | VBUS_GD_RDY_MASK | 0       | N       | Y       | R/W  | 0: Not mask IRQ of VBUS_GD_RDY_FLAG (default)<br>1: Mask IRQ of VBUS_GD_RDY_FLAG |
| 2   | VAC2_PG_MASK     | 0       | N       | Y       | R/W  | 0: Not mask IRQ of VAC2_PG_FLAG (default)<br>1: Mask IRQ of VAC2_PG_FLAG         |
| 1   | VAC1_PG_MASK     | 0       | N       | Y       | R/W  | 0: Not mask IRQ of VAC1_PG_FLAG (default)<br>1: Mask IRQ of VAC1_PG_FLAG         |
| 0   | VBUS_PG_MASK     | 0       | N       | Y       | R/W  | 0: Not mask IRQ of VBUS_PG_FLAG (default)<br>1: Mask IRQ of VBUS_PG_FLAG         |

Register Address: 0x29 Register Name: CHG\_IRQ\_MASK 1

| Bit | Bit Name        | Default | WDT RST | REG RST | Type | Description                                                                    |
|-----|-----------------|---------|---------|---------|------|--------------------------------------------------------------------------------|
| 7   | CHG_MASK        | 0       | N       | Y       | R/W  | 0: Not mask IRQ of CHG_FLAG (default)<br>1: Mask IRQ of CHG_FLAG               |
| 6   | AICC_MASK       | 0       | N       | Y       | R/W  | 0: Not mask IRQ of AICC_FLAG (default)<br>1: Mask IRQ of AICC_FLAG             |
| 5   | RESERVED        | 0       | N       | N       | R    | Reserved                                                                       |
| 4   | VBUS_MASK       | 0       | N       | Y       | R/W  | 0: Not mask IRQ of VBUS_FLAG (default)<br>1: Mask IRQ of VBUS_FLAG             |
| 3   | RESERVED        | 0       | N       | N       | R    | Reserved                                                                       |
| 2   | THREG_MASK      | 0       | N       | Y       | R/W  | 0: Not mask IRQ of THREG_FLAG (default)<br>1: Mask IRQ of THREG_FLAG           |
| 1   | VBAT_PG_MASK    | 0       | N       | Y       | R/W  | 0: Not mask IRQ of VBAT_PG_FLAG (default)<br>1: Mask IRQ of VBAT_PG_FLAG       |
| 0   | BC1.2_DONE_MASK | 0       | N       | Y       | R/W  | 0: Not mask IRQ of BC1.2_DONE_FLAG (default)<br>1: Mask IRQ of BC1.2_DONE_FLAG |

Register Address: 0x2A Register Name: CHG\_IRQ\_MASK 2

| Bit | Bit Name         | Default | WDT RST | REG RST | Type | Description                                                                      |
|-----|------------------|---------|---------|---------|------|----------------------------------------------------------------------------------|
| 7   | RESERVED         | 0       | N       | N       | R    | Reserved                                                                         |
| 6   | DPDM_DO_NE_MASK  | 0       | N       | Y       | R/W  | 0: Not mask IRQ of DPDM_DONE_FLAG (default)<br>1: Mask IRQ of DPDM_DONE_FLAG     |
| 5   | ADC_DONE_MASK    | 0       | N       | Y       | R/W  | 0: Not mask IRQ of ADC_DONE (default)<br>1: Mask IRQ of ADC_DONEG                |
| 4   | VSYSMIN_MASK     | 0       | N       | Y       | R/W  | 0: Not mask IRQ of VSYSMIN_FLAG (default)<br>1: Mask IRQ of VSYSMIN_FLAG         |
| 3   | FASTCHG_TMR_MASK | 0       | N       | Y       | R/W  | 0: Not mask IRQ of FASTCHG_TMR_FLAG (default)<br>1: Mask IRQ of FASTCHG_TMR_FLAG |
| 2   | TRICHG_TMR_MASK  | 0       | N       | Y       | R/W  | 0: Not mask IRQ of TRICHG_TMR_FLAG (default)<br>1: Mask IRQ of TRICHG_TMR_FLAG   |
| 1   | PRECHG_TMR_MASK  | 0       | N       | Y       | R/W  | 0: Not mask IRQ of PRECHG_TMR_FLAG (default)<br>1: Mask IRQ of PRECHG_TMR_FLAG   |
| 0   | BG_TMR_MASK      | 0       | N       | Y       | R/W  | 0: Not mask IRQ of BG_TMR_FLAG (default)<br>1: Mask IRQ of BG_TMR_FLAG           |

Register Address: 0x2B Register Name: CHG\_IRQ\_MASK 3

| Bit | Bit Name        | Default | WDT RST | REG RST | Type | Description                                                                    |
|-----|-----------------|---------|---------|---------|------|--------------------------------------------------------------------------------|
| 7:5 | RESERVED        | 000     | N       | N       | R    | Reserved                                                                       |
| 4   | OTG_LBP_MASK    | 0       | Y       | Y       | R/W  | 0: Not mask IRQ of OTG_LBP_FLAG (default)<br>1: Mask IRQ of OTG_LBP_FLAG       |
| 3   | JEITA_COLD_MASK | 0       | Y       | Y       | R/W  | 0: Not mask IRQ of JEITA_COLD_FLAG (default)<br>1: Mask IRQ of JEITA_COLD_FLAG |
| 2   | JEITA_COOL_MASK | 0       | Y       | Y       | R/W  | 0: Not mask IRQ of JEITA_COOL_FLAG (default)<br>1: Mask IRQ of JEITA_COOL_FLAG |
| 1   | JEITA_WARM_MASK | 0       | Y       | Y       | R/W  | 0: Not mask IRQ of JEITA_WARM_FLAG (default)<br>1: Mask IRQ of JEITA_WARM_FLAG |
| 0   | JEITA_HOT_MASK  | 0       | Y       | Y       | R/W  | 0: Not mask IRQ of JEITA_HOT_FLAG (default)<br>1: Mask IRQ of JEITA_HOT_FLAG   |

Register Address: 0x2C Register Name: CHG\_IRQ\_MASK 4

| Bit | Bit Name      | Default | WDT RST | REG RST | Type | Description                                                                   |
|-----|---------------|---------|---------|---------|------|-------------------------------------------------------------------------------|
| 7   | IBAT_REG_MASK | 0       | N       | Y       | R/W  | 0: Not mask IRQ of IBAT_REG_FLAG<br>(default)<br>1: Mask IRQ of IBAT_REG_FLAG |
| 6   | VBUS_OVP_MASK | 0       | N       | Y       | R/W  | 0: Not mask IRQ of VBUS_OVP_FLAG<br>(default)<br>1: Mask IRQ of VBUS_OVP_FLAG |
| 5   | VBAT_OVP_MASK | 0       | N       | Y       | R/W  | 0: Not mask IRQ of VBAT_OVP_FLAG<br>(default)<br>1: Mask IRQ of VBAT_OVP_FLAG |
| 4   | IBUS_OCP_MASK | 0       | N       | Y       | R/W  | 0: Not mask IRQ of IBUS_OCP_FLAG<br>(default)<br>1: Mask IRQ of IBUS_OCP_FLAG |
| 3   | IBAT_OCP_MASK | 0       | N       | Y       | R/W  | 0: Not mask IRQ of IBAT_OCP_FLAG<br>(default)<br>1: Mask IRQ of IBAT_OCP_FLAG |
| 2   | CYC_OCP_MASK  | 0       | N       | Y       | R/W  | 0: Not mask IRQ of CYC_OCP_FLAG<br>(default)<br>1: Mask IRQ of CYC_OCP_FLAG   |
| 1   | VAC2_OVP_MASK | 0       | N       | Y       | R/W  | 0: Not mask IRQ of VAC2_OVP_FLAG<br>(default)<br>1: Mask IRQ of VAC2_OVP_FLAG |
| 0   | VAC1_OVP_MASK | 0       | N       | Y       | R/W  | 0: Not mask IRQ of VAC1_OVP_FLAG<br>(default)<br>1: Mask IRQ of VAC1_OVP_FLAG |

Register Address: 0x2D Register Name: CHG\_IRQ\_MASK 5

| Bit | Bit Name      | Default | WDT RST | REG RST | Type | Description                                                                   |
|-----|---------------|---------|---------|---------|------|-------------------------------------------------------------------------------|
| 7   | VSYS_UVP_MASK | 0       | N       | Y       | R/W  | 0: Not mask IRQ of VSYS_UVP_FLAG<br>(default)<br>1: Mask IRQ of VSYS_UVP_FLAG |
| 6   | VSYS_OVP_MASK | 0       | N       | Y       | R/W  | 0: Not mask IRQ of VSYS_OVP_FLAG<br>(default)<br>1: Mask IRQ of VSYS_OVP_FLAG |
| 5   | OTG_OVP_MASK  | 0       | N       | Y       | R/W  | 0: Not mask IRQ of OTG_OVP_FLAG<br>(default)<br>1: Mask IRQ of OTG_OVP_FLAG   |
| 4   | OTG_UVP_MASK  | 0       | N       | Y       | R/W  | 0: Not mask IRQ of OTG_UVP_FLAG<br>(default)<br>1: Mask IRQ of OTG_UVP_FLAG   |
| 3   | RESERVED      | 0       | N       | N       | R    | Reserved                                                                      |
| 2   | TOTP_MASK     | 0       | N       | Y       | R/W  | 0: Not mask IRQ of TOTP_FLAG (default)<br>1: Mask IRQ of TOTP_FLAG            |
| 1:0 | RESERVED      | 00      | N       | N       | R    | Reserved                                                                      |

Register Address: 0x2E Register Name: ADC\_CTRL

| Bit | Bit Name      | Default | WDT RST | REG RST | Type | Description                                                                                          |
|-----|---------------|---------|---------|---------|------|------------------------------------------------------------------------------------------------------|
| 7   | ADC_EN        | 0       | Y       | Y       | R/W  | ADC control<br>0: Disable (default)<br>1: Enable<br>(Reset to 0, when one shot conversion finishes.) |
| 6   | ADC_CONV_CTRL | 0       | N       | Y       | R/W  | ADC conversion control<br>0: Continuous conversion (default)<br>1: One shot conversion               |
| 5:0 | RESERVED      | 000000  | N       | N       | R    | Reserved                                                                                             |

Register Address: 0x2F Register Name: ADC\_CNANNEL 0

| Bit | Bit Name     | Default | WDT RST | REG RST | Type | Description                                           |
|-----|--------------|---------|---------|---------|------|-------------------------------------------------------|
| 7   | IBUS_ADC_DIS | 0       | N       | Y       | R/W  | IBUS ADC control<br>0: Enable (default)<br>1: Disable |
| 6   | IBAT_ADC_DIS | 0       | N       | Y       | R/W  | IBAT ADC control<br>0: Enable (default)<br>1: Disable |
| 5   | VBUS_ADC_DIS | 0       | N       | Y       | R/W  | VBUS ADC control<br>0: Enable (default)<br>1: Disable |
| 4   | VBAT_ADC_DIS | 0       | N       | Y       | R/W  | VBAT ADC control<br>0: Enable (default)<br>1: Disable |
| 3   | VSYS_ADC_DIS | 0       | N       | Y       | R/W  | VSYS ADC control<br>0: Enable (default)<br>1: Disable |
| 2   | TS_ADC_DIS   | 0       | N       | Y       | R/W  | TS ADC control<br>0: Enable (default)<br>1: Disable   |
| 1   | TDIE_ADC_DIS | 0       | N       | Y       | R/W  | TDIE ADC control<br>0: Enable (default)<br>1: Disable |
| 0   | RESERVED     | 1       | Y       | Y       | R/W  | Reserved                                              |

Register Address: 0x30 Register Name: ADC\_CNANNEL 1

| Bit | Bit Name     | Default | WDT RST | REG RST | Type | Description                                           |
|-----|--------------|---------|---------|---------|------|-------------------------------------------------------|
| 7   | DP_ADC_DIS   | 0       | N       | Y       | R/W  | D+ ADC control<br>0: Enable (default)<br>1: Disable   |
| 6   | DM_ADC_DIS   | 0       | N       | Y       | R/W  | D- ADC control<br>0: Enable (default)<br>1: Disable   |
| 5   | VAC2_ADC_DIS | 0       | N       | Y       | R/W  | VAC2 ADC control<br>0: Enable (default)<br>1: Disable |
| 4   | VAC1_ADC_DIS | 0       | N       | Y       | R/W  | VAC1 ADC control<br>0: Enable (default)<br>1: Disable |
| 3:0 | RESERVED     | 0000    | N       | N       | R    | Reserved                                              |

Register Address: 0x31 Register Name: IBUS\_ADC

| Bit  | Bit Name | Default | WDT RST | REG RST | Type | Description                                                                                                                                                                                    |
|------|----------|---------|---------|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0 | IBUS_ADC | 0       | N       | N       | R    | IBUS ADC reading, LSB: 1mA<br>Reported in 2's complement for discharge value.<br>IBUS ADC reports charge value and discharge value.<br>(Notice: Charge: VBUS to PMID; Discharge: PMID to VBUS) |

Register Address: 0x33 Register Name: IBAT\_ADC

| Bit  | Bit Name | Default | WDT RST | REG RST | Type | Description                                                                                                                                                                                    |
|------|----------|---------|---------|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0 | IBAT_ADC | 0       | N       | N       | R    | IBAT ADC reading, LSB: 1mA<br>Reported in 2's complement for discharge value.<br>IBAT ADC reports charge value and discharge value.<br>(Notice: Charge: VSYS to VBAT; Discharge: VBAT to VSYS) |

Register Address: 0x35 Register Name: VBUS\_ADC

| Bit  | Bit Name | Default | WDT RST | REG RST | Type | Description                |
|------|----------|---------|---------|---------|------|----------------------------|
| 15:0 | VBUS_ADC | 0       | N       | N       | R    | VBUS ADC reading, LSB: 1mV |

Register Address: 0x37 Register Name: VAC1\_ADC

| Bit  | Bit Name | Default | WDT RST | REG RST | Type | Description                |
|------|----------|---------|---------|---------|------|----------------------------|
| 15:0 | VAC1_ADC | 0       | N       | N       | R    | VAC1 ADC reading, LSB: 1mV |

Register Address: 0x39 Register Name: VAC2\_ADC

| Bit  | Bit Name | Default | WDT RST | REG RST | Type | Description                |
|------|----------|---------|---------|---------|------|----------------------------|
| 15:0 | VAC2_ADC | 0       | N       | N       | R    | VAC2 ADC reading, LSB: 1mV |

Register Address: 0x3B Register Name: VBAT\_ADC

| Bit  | Bit Name | Default | WDT RST | REG RST | Type | Description                |
|------|----------|---------|---------|---------|------|----------------------------|
| 15:0 | VBAT_ADC | 0       | N       | N       | R    | VBAT ADC reading, LSB: 1mV |

Register Address: 0x3D Register Name: VSYS\_ADC

| Bit  | Bit Name | Default | WDT RST | REG RST | Type | Description                |
|------|----------|---------|---------|---------|------|----------------------------|
| 15:0 | VSYS_ADC | 0       | N       | N       | R    | VSYS ADC reading, LSB: 1mV |

Register Address: 0x3F Register Name: TS\_ADC

| Bit  | Bit Name | Default | WDT RST | REG RST | Type | Description                 |
|------|----------|---------|---------|---------|------|-----------------------------|
| 15:0 | TS_ADC   | 0       | N       | N       | R    | TS ADC reading. LSB: 0.098% |

Register Address: 0x41 Register Name: TDIE\_ADC

| Bit  | Bit Name | Default | WDT RST | REG RST | Type | Description                                                                  |
|------|----------|---------|---------|---------|------|------------------------------------------------------------------------------|
| 15:0 | TDIE_ADC | 0       | N       | N       | R    | TDIE ADC reading, LSB: 1°C<br>Reported in 2's complement for negative value. |

Register Address: 0x43 Register Name: DP\_ADC

| Bit  | Bit Name | Default | WDT RST | REG RST | Type | Description              |
|------|----------|---------|---------|---------|------|--------------------------|
| 15:0 | DP_ADC   | 0       | N       | N       | R    | D+ ADC reading, LSB: 1mV |

Register Address: 0x45 Register Name: DM\_ADC

| Bit  | Bit Name | Default | WDT RST | REG RST | Type | Description              |
|------|----------|---------|---------|---------|------|--------------------------|
| 15:0 | DM_ADC   | 0       | N       | N       | R    | D- ADC reading, LSB: 1mV |

Register Address: 0x47 Register Name: DPDM\_MANU\_CTRL

| Bit | Bit Name | Default | WDT RST | REG RST | Type | Description                                                                                                                         |
|-----|----------|---------|---------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | DP_CTRL  | 000     | N       | N       | R/W  | D+ manual control<br>000: HIZ (default)<br>001: 0<br>010: 0.6V<br>011: 1.2V<br>100: 2.0V<br>101: 2.7V<br>110: 3.3V<br>111: Reserved |
| 4:2 | DM_CTRL  | 000     | N       | N       | R/W  | D- manual control<br>000: HIZ (default)<br>001: 0<br>010: 0.6V<br>011: 1.2V<br>100: 2.0V<br>101: 2.7V<br>110: 3.3V<br>111: Reserved |
| 1:0 | RESERVED | 00      | N       | N       | R    | Reserved                                                                                                                            |

Register Address: 0x48 Register Name: DEVICE\_INFO

| Bit | Bit Name  | Default | WDT RST | REG RST | Type | Description  |
|-----|-----------|---------|---------|---------|------|--------------|
| 7   | RESERVED  | 0       | N       | N       | R    | Reserved     |
| 6:3 | DEVICE_ID | 1100    | N       | N       | R    | 1100: RT9490 |
| 2:0 | RESERVED  | 000     | N       | N       | R    | Reserved     |

Register Address: 0x49 Register Name: PUMP\_EXP

| Bit | Bit Name  | Default | WDT RST | REG RST | Type | Description                                                                                                                                                                    |
|-----|-----------|---------|---------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PE_EN     | 0       | Y       | Y       | RWSC | 0: Disable (default)<br>1: MTK Pump Express process enable<br>(Reset to 0 when PE is done or there is no VBUS)                                                                 |
| 6   | PE_SEL    | 0       | Y       | Y       | R/W  | 0: PE 1.0 process select (default)<br>1: PE 2.0 process select                                                                                                                 |
| 5   | PE10_INC  | 0       | Y       | Y       | R/W  | 0: PE 1.0 voltage down (default)<br>1: PE 1.0 voltage up                                                                                                                       |
| 4:0 | PE20_CODE | 00000   | Y       | Y       | R/W  | MTK PE 2.0 Voltage request setting<br>00000: 5.5V (default)<br>00001: 6V<br>...<br>11101: 20V<br>11110: Adapter healthy self-testing<br>11111: Disable cable drop compensation |

Register Address: 0x4A Register Name: ADD\_CTRL 0

| Bit | Bit Name        | Default | WDT RST | REG RST | Type | Description                                                                                                                                                                      |
|-----|-----------------|---------|---------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | DIS_I2C_TO      | 0       | Y       | Y       | R/W  | Reset I <sup>2</sup> C slave after the RT9490 latches SDA low for 1s.<br>0: Enable I <sup>2</sup> C time-out function (default)<br>1: Disable I <sup>2</sup> C time-out function |
| 6   | QON_RST_EN      | 1       | Y       | Y       | R/W  | 0: QON pin = 0 for 10s will NOT do any thing<br>1: QON pin = 0 for 10s will turn off Ship FET and stop switching to reset system power (default)                                 |
| 5   | AUTO_AICR       | 1       | Y       | Y       | R/W  | 0: No action<br>1: Auto set IAICR by BC1.2 done (default)                                                                                                                        |
| 4   | TD_EOC          | 1       | Y       | Y       | R/W  | End-of-charge deglitch time<br>0: 2ms<br>1: 64ms (default)                                                                                                                       |
| 3   | EOC_RST         | 0       | Y       | Y       | R/W  | 0: No action (default)<br>1: Reset EOC<br>Auto clear after reset EOC done                                                                                                        |
| 2   | AUTO_MIVR       | 1       | Y       | Y       | R/W  | 0: No action<br>1: Auto set MIVR by VBUS plug-in (default)                                                                                                                       |
| 1   | JEITA_COOL_VSET | 1       | Y       | Y       | R/W  | 0: Set VBAT_REG = JEITA_VSET_WARM setting (REG0x17[7:5])<br>1: VBAT_REG = Register setting (default)                                                                             |
| 0   | JEITA_COLD_HOT  | 0       | Y       | Y       | R/W  | 0: JEITA_COLD or JEITA_HOT, stop charge/OTG (default)<br>1: JEITA_COLD or JEITA_HOT, still charge/OTG                                                                            |

Register Address: 0x4B Register Name: ADD\_CTRL 1

| Bit | Bit Name         | Default | WDT RST | REG RST | Type | Description                                                                                                                |
|-----|------------------|---------|---------|---------|------|----------------------------------------------------------------------------------------------------------------------------|
| 7:5 | RESERVED         | 000     | N       | N       | R    | Reserved                                                                                                                   |
| 4   | PWM_1MHZ_EN      | 0       | N       | Y       | R/W  | Enable PWM frequency 1MHz mode<br>0: PWM frequency follows PWM_FREQ (default)<br>1: Enable PWM frequency at 1MHz           |
| 3   | OTG_PIN_EN       | 0       | Y       | Y       | R/W  | 0: OTG pin function disable (default)<br>1: OTG pin function enable                                                        |
| 2   | OTG_EN_CONTROL   | 0       | Y       | Y       | R/W  | OTG mode enable with OTG pin<br>0: Enable OTG mode by OTG_EN bit (default)<br>1: Enable OTG by both OTG_EN bit and OTG pin |
| 1:0 | SEAMLESS_CONTROL | 00      | Y       | Y       | R/W  | 00: Disable (default)<br>01: Seamless on VBUS<br>10: Seamless on VAC1<br>11: Seamless on VAC2                              |

Register Address: 0x4C Register Name: ADD\_CTRL 2

| Bit | Bit Name        | Default | WDT RST | REG RST | Type | Description                                                                                                                                                                          |
|-----|-----------------|---------|---------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | BC12_EN_CHANNEL | 0       | Y       | Y       | R/W  | BC12 detect channel<br>0: VAC1 (default)<br>1: VAC2                                                                                                                                  |
| 6:5 | DCDT_SEL        | 10      | Y       | Y       | R/W  | BC1.2 data contact timer<br>00: Disable DCD timeout function<br>01: Enable 300ms DCD timeout function<br>10: Enable 600ms DCD timeout function<br>(default)<br>11: Wait data contact |
| 4   | VLGC_OPT        | 0       | Y       | Y       | R/W  | Enable primary detection high reference voltage option<br>0: Disable (default)<br>1: Enable                                                                                          |
| 3   | DPDM_CMP_HYS_EN | 1       | Y       | Y       | R/W  | DPDM detection hysteresis enable control<br>0: Disable<br>1: Enable (default)                                                                                                        |
| 2   | SPEC_TA_EN      | 1       | Y       | Y       | R/W  | 0: Disable special TA detection<br>1: Enable special TA detection (default)                                                                                                          |
| 1:0 | HOST_MODE       | 00      | Y       | Y       | R/W  | Host mode setting in OTG<br>00: DPDM floating (default)<br>01: SDP<br>10: CDP<br>11: DCP                                                                                             |

Register Address: 0x4D Register Name: ADD\_IRQ\_FLAG

| Bit | Bit Name             | Default | WDT RST | REG RST | Type | Description                                                                                                                         |
|-----|----------------------|---------|---------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7   | IEOC_FLAG            | 0       | N       | N       | R    | IEOC flag<br>0: Not trigger IEOC (default)<br>1: Trigger IEOC STAT, read to clear                                                   |
| 6   | VSYS_SHORT_FLAG      | 0       | N       | N       | R    | Short circuit protect between VSYS-VBAT flag<br>0: Not trigger VSYS_SHORT (default)<br>1: Trigger VSYS_SHORT, read to clear         |
| 5   | REGN_PROTECT_FLAG    | 0       | N       | N       | R    | REGN overcurrent or undervoltage protection flag<br>0: Not trigger REGN_PROTECT (default)<br>1: Trigger REGN_PROTECT, read to clear |
| 4   | PE_DONE_FLAG         | 0       | N       | N       | R    | Pump Express process flag<br>0: PE_DONE_FLAG not set (default)<br>1: While PE processing done, read to clear                        |
| 3   | VBUS_UNDER_MIVR_FLAG | 0       | N       | N       | R    | VBUS falling under MIVR flag<br>0: VBUS not falling under MIVR (default)<br>1: VBUS falling under MIVR, read to clear               |
| 2   | VRECHG_FLAG          | 0       | N       | N       | R    | Recharger event flag<br>0: No event happened (default)<br>1: VBAT < VRECHG after EOC, read to clear                                 |
| 1   | CDP_PD_FLAG          | 0       | N       | N       | R    | CDP primary detection status<br>0: CDP primary detection does not start (default)<br>1: CDP primary detection starts, read to clear |
| 0   | CDP_DONE_FLAG        | 0       | N       | N       | R    | CDP flow done<br>0: No CDP flow (default)<br>1: CDP flow done, read to clear                                                        |

Register Address: 0x4E Register Name: ADD\_IRQ\_MASK 6

| Bit | Bit Name             | Default | WDT RST | REG RST | Type | Description                                                                              |
|-----|----------------------|---------|---------|---------|------|------------------------------------------------------------------------------------------|
| 7   | IEOC_MASK            | 1       | N       | N       | R/W  | 0: Not mask IRQ of IEOC_FLAG<br>1: Mask IRQ of IEOC_FLAG (default)                       |
| 6   | VSYS_SHORT_MASK      | 1       | N       | N       | R/W  | 0: Not mask IRQ of VSYS_SHORT_FLAG<br>1: Mask IRQ of VSYS_SHORT_FLAG (default)           |
| 5   | REGN_PROTECT_MASK    | 1       | N       | N       | R/W  | 0: Not mask IRQ of REGN_PROTECT_FLAG<br>1: Mask IRQ of REGN_PROTECT_FLAG (default)       |
| 4   | PE_DONE_MASK         | 1       | N       | N       | R/W  | 0: Not mask IRQ of PE_DONE_FLAG<br>1: Mask IRQ of PE_DONE_FLAG (default)                 |
| 3   | VBUS_UNDER_MIVR_MASK | 1       | N       | N       | R/W  | 0: Not mask IRQ of VBUS_UNDER_MIVR_FLAG<br>1: Mask IRQ of VBUS_UNDER_MIVR_FLAG (default) |
| 2   | VRECHG_MASK          | 1       | N       | N       | R/W  | 0: Not mask IRQ of VRECHG_FLAG<br>1: Mask IRQ of VRECHG_FLAG (default)                   |
| 1   | CDP_PD_MASK          | 1       | N       | N       | R/W  | 0: Not mask IRQ of CDP_PD_FLAG<br>1: Mask IRQ of CDP_PD_FLAG (default)                   |
| 0   | CDP_DONE_MASK        | 1       | N       | N       | R/W  | 0: Not mask IRQ of CDP_DONE_FLAG<br>1: Mask IRQ of CDP_DONE_FLAG (default)               |

## 19 Outline Dimension



| Symbol | Dimensions In Millimeters |       | Dimensions In Inches |       |
|--------|---------------------------|-------|----------------------|-------|
|        | Min                       | Max   | Min                  | Max   |
| A      | 0.500                     | 0.600 | 0.020                | 0.024 |
| A1     | 0.170                     | 0.230 | 0.007                | 0.009 |
| b      | 0.240                     | 0.300 | 0.009                | 0.012 |
| D      | 3.420                     | 3.500 | 0.135                | 0.138 |
| D1     | 2.800                     |       | 0.110                |       |
| E      | 2.890                     | 2.970 | 0.114                | 0.117 |
| E1     | 2.400                     |       | 0.094                |       |
| e      | 0.400                     |       | 0.016                |       |

56B WL-CSP 2.93x3.46 Package (BSC)

## 20 Footprint Information



| Package                 | Number of Pin | Type | Footprint Dimension (mm) |       |       | Tolerance   |
|-------------------------|---------------|------|--------------------------|-------|-------|-------------|
|                         |               |      | e                        | A     | B     |             |
| WL-CSP2.93x3.46-56(BSC) | 56            | NSMD | 0.400                    | 0.240 | 0.340 | $\pm 0.025$ |
|                         |               | SMD  |                          | 0.270 | 0.240 |             |

## 21 Packing Information

### 21.1 Tape and Reel Data



| Package Type        | Tape Size<br>(W1) (mm) | Pocket Pitch<br>(P) (mm) | Reel Size (A) |      | Units<br>per Reel | Trailer<br>(mm) | Leader<br>(mm) | Reel Width (W2)<br>Min/Max (mm) |
|---------------------|------------------------|--------------------------|---------------|------|-------------------|-----------------|----------------|---------------------------------|
|                     |                        |                          | (mm)          | (in) |                   |                 |                |                                 |
| WL-CSP<br>2.93x3.46 | 12                     | 8                        | 180           | 7    | 1,500             | 160             | 600            | 12.4/14.4                       |



| Tape Size | W1     |       | P     |        | B      |       | F     |       | ØJ    |       | K     |       | H |
|-----------|--------|-------|-------|--------|--------|-------|-------|-------|-------|-------|-------|-------|---|
|           | Max    | Min   | Max   | Min    | Max    | Min   | Max   | Min   | Max   | Min   | Max   | Max   |   |
| 12mm      | 12.3mm | 7.9mm | 8.1mm | 1.65mm | 1.85mm | 3.9mm | 4.1mm | 1.5mm | 1.6mm | 0.7mm | 0.8mm | 0.6mm |   |

## 21.2 Tape and Reel Packing

| Step | Photo/Description                                                                                                         | Step | Photo/Description                                                                                                   |
|------|---------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------|
| 1    | <br>Reel 7"                              | 4    | <br>12 inner boxes per outer box |
| 2    | <br>Packing by Anti-Static Bag          | 5    | <br>Outer box <b>Carton A</b>   |
| 3    | <br>3 reels per inner box <b>Box A</b> | 6    |                                                                                                                     |

| Container<br>Package | Reel |       | Box   |               |            |       | Carton |                               |                |            |       |        |
|----------------------|------|-------|-------|---------------|------------|-------|--------|-------------------------------|----------------|------------|-------|--------|
|                      | Size | Units | Item  | Size(cm)      | Weight(Kg) | Reels | Units  | Item                          | Size(cm)       | Weight(Kg) | Boxes | Unit   |
| WL-CSP<br>2.93x3.46  | 7"   | 1,500 | Box A | 18.3*18.3*8.0 | 0.1        | 3     | 4,500  | Carton A                      | 38.3*27.2*38.3 | 0.8        | 12    | 54,000 |
|                      |      |       | Box E | 18.6*18.6*3.5 | 0.03       | 1     | 1,500  | For Combined or Partial Reel. |                |            |       |        |

**21.3 Packing Material Anti-ESD Property**

| Surface Resistance | Aluminum Bag                                     | Reel                                             | Cover tape                                       | Carrier tape                                     | Tube                                             | Protection Band                                  |
|--------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|
| $\Omega/cm^2$      | <b><math>10^4</math> to <math>10^{11}</math></b> |

**Richtek Technology Corporation**

14F, No. 8, Taiyuan 1st St., Zhubei City,  
Hsinchu County 302082, Taiwan (R.O.C.)  
Tel: 886-3-5526-789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

## 22 Datasheet Revision History

| Version | Date      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01      | 2024/1/17 | <p>General Description on P1<br/>Ordering Information on P1<br/>Functional Block Diagram on P5<br/>Electrical Characteristics on P8 to 19<br/>Typical Operating Characteristics on P25, 26, 27, 29<br/>Register Description on P30, 31, 33,<br/>Application Information on P63, 68, 69, 70, 72, 76, 79, 81</p>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 02      | 2025/3/20 | <p><a href="#">Simplified Application Circuit</a><br/>- Added a thermal detection circuit feature</p> <p><a href="#">Device Comparison</a><br/>- Added a device comparison table</p> <p><a href="#">Absolute Maximum Ratings</a><br/>- Updated power dissipation and package thermal resistance</p> <p><a href="#">Electrical Characteristics</a><br/>- Changed specification for <math>T_J = -40^{\circ}\text{C}</math> to <math>125^{\circ}\text{C}</math> or <math>0^{\circ}\text{C}</math> to <math>85^{\circ}\text{C}</math>.<br/>- Changed <math>I_{AICR\_ACC}</math> maximum specification for <math>T_J = 85^{\circ}\text{C}</math><br/>- Changed Voltage ADC unit to %</p> <p><a href="#">Application Information</a><br/>- Updated thermal information</p> <p><a href="#">Packing Information</a><br/>- Updated tape and reel data</p> |