# 500mA, 5.5V, Ultra Low Dropout Linear Regulator # **General Description** The RT9081D is a high performance positive voltage regulator with separated bias voltage ( $V_{BIAS}$ ), and is designed for applications requiring low input voltage and ultra low dropout voltage. The output current is up to 500mA. The feature of ultra low dropout voltage is ideal for applications where output voltage is very close to input voltage. The input voltage can be as low as 0.8V and the output voltage is adjustable by an external resistive divider. The RT9081D features very low quiescent current consumption for portable applications. The device is available in the ZADFN-6L 1.2x1.2 package. ## **Pin Configuration** ### **Features** - Input Voltage Range : 0.8V to 5.5VBias Voltage Range : 2.4V to 5.5V - Output Voltage Fixed and Adjustable Versions - ▶ 0.9V to 1.8V (Fixed) - ▶ 0.8V to 3.6V (Adjustable) - Accurate Output Voltage Accuracy (1%) Over Line, Load @ 25°C - Ultra Low Dropout Voltage: 140mV at 500mA - Low Bias Input Current - ▶ 80µA in Operating Mode - 0.5μA in Shutdown Mode - Enable Control - Output Active Discharge Function - RoHS Compliant and Halogen Free ## **Applications** - · Battery Powered Systems - Portable Electronic Device - Digital Set Top Boxes # **Simplified Application Circuit** Fixed Voltage Regulator Adjustable Voltage Regulator # **Ordering Information** | Part No. | Nominal Output<br>Voltage | Package | Lead Plating<br>System | |----------------|---------------------------|---------------------------|-----------------------------------------| | RT9081D-09GQZA | 0.90V | | | | RT9081D-10GQZA | 1.00V | | | | RT9081D-1KGQZA | 1.05V | | | | RT9081D-11GQZA | 1.10V | | | | RT9081D-1AGQZA | 1.15V | | | | RT9081D-12GQZA | 1.20V | ZADFN-6L 1.2x1.2 (Z-Type) | G : Green<br>(Halogen Free and Pb Free) | | RT9081D-1BGQZA | 1.25V | | (Halogon Hoo and For Foo) | | RT9081D-13GQZA | 1.30V | | | | RT9081D-15GQZA | 1.50V | | | | RT9081D-18GQZA | 1.80V | | | | RT9081DGQZA | Adjustable | | | Note: Richtek products are: - ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020. - ▶ Suitable for use in SnPb or Pb-free soldering processes. # **Marking Information** For marking information, contact our sales representative directly or through a Richtek distributor located in your area. # **Functional Pin Description** | Pin No. | Pin Name | Pin Function | | | |----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | VOUT | Regulator output pin. Output capacitor should be placed directly at this pin. | | | | 2 (Fixed) | 2 (Fixed) IC Test pin. Internal pull down by $2\mu A$ . This pin should be floating or connected to ground. | | | | | 2 (Adj) ADJ Adjustable output voltage feedback input pin. | | | | | | Chip enable pin. Pulling this pin below 0.54V turns the regulator off, r quiescent current to a fraction of its operating value. | | | | | | 4 BIAS before | | Power supply input pin for the LDO control circuit. Mandatory to power up $V_{BIAS}$ before $V_{EN}$ and $V_{IN}$ for the output soft-start procedure works intended. The $V_{BIAS}$ must be higher than 2.4V and ensure $V_{BIAS} \ge V_{OUT} + 1.6V$ for normal operation. | | | | 5, 7 (Expose pad) GND Ground. The exposed pad must be soldered to a large PCB and connect GND for maximum power dissipation. | | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. | | | | 6 | VIN | Regulator input pin. Input capacitor should be placed directly at this pin. | | | # **Functional Block Diagram** ### **V<sub>OUT</sub> Fixed Version** ### **VOUT Adjustable Version** Copyright ©2021 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. ### Operation The RT9081D uses N-MOSFET pass transistor for output voltage regulation from VIN voltage. The separated bias voltage (V<sub>BIAS</sub>) powers the low current internal control circuit for applications requiring low input voltage and ultra low dropout voltage. In steady-state operation, the feedback voltage is regulated to the reference voltage by the internal regulator. When the feedback voltage signal is less than the reference, the output current passes through the power MOSFET will be increased. The extra amount of the current is sent to the output until the voltage level of FB pin returns to the reference. On the other hand, if the feedback voltage is higher than the reference, the power MOSFET current is decreased. The excess charge at the output can be released by the loading current. ### Chip Enable and Shutdown The RT9081D provides an EN pin, as an external chip enable control, to enable or disable the device. VEN below 0.54V turns the regulator off and enters the shutdown mode, while V<sub>EN</sub> above 0.88V turns the regulator on. When the regulator is shut down, the ground current is reduced to a maximum of 1µA. ### **Output Active Discharge** When the RT9081D operates at shutdown mode, the device has an internal active pull-down circuit that connects the output to GND through a 150 $\Omega$ resistor for output discharging purpose. ### **Current Limit** The RT9081D continuously monitors the output current to protect the pass transistor against abnormal operations. When an overload or short circuit is encountered, the current limit circuitry controls the pass transistor's gate voltage to limit the output within the predefined range. ### **Over-Temperature Protection (OTP)** The RT9081D has an over-temperature protection. When the device triggers the OTP, the device shuts down until the temperature back to normal state. www.richtek.com ## **Absolute Maximum Ratings** (Note 1) | Supply Input Voltage, VIN | –0.3V to 6V | |-----------------------------------------------------------------------------|---------------| | • All Other Pins | –0.3V to 6V | | <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> | | | ZADFN-6L 1.2x1.2 | 0.73W | | Package Thermal Resistance (Note 2) | | | ZADFN-6L 1.2x1.2, $\theta_{JA}$ | 136.5°C/W | | ZADFN-6L 1.2x1.2, θ <sub>JC</sub> | 0.98°C/W | | • Junction Temperature | 150°C | | • Lead Temperature (Soldering, 10 sec.) | 260°C | | Storage Temperature Range | 65°C to 150°C | | ESD Susceptibility (Note 3) | | | HBM (Human Body Model) | 2kV | | CDM (Charged Device Model) | 1kV | | | | | | | ## **Recommended Operating Conditions** (Note 4) | • | Supply input voltage, | VIN ( | J.8V to 5.5V | | |---|-----------------------|---------------------|--------------|--| | • | Supply Input Voltage, | V <sub>BIAS</sub> 2 | 2.4V to 5.5V | | • Junction Temperature Range ----- --- -40°C to 125°C ### **Electrical Characteristics** $(V_{BIAS} \ge 2.4 V \text{ and } V_{BIAS} \ge V_{OUT} + 1.6 V, V_{IN} = V_{OUT(NOM)} + 0.3 V, I_{OUT} = 1 mA, V_{EN} = 1 V, C_{IN} = 1 \mu F, C_{OUT} = 4.7 \mu F, T_A = 25 ^{\circ}C$ , unless otherwise specified). (Note 6) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |--------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----|----------| | Operating Input Voltage Range | Vin | | 0.8 | 1 | 5.5 | ٧ | | Operating Bias Voltage<br>Range | VBIAS | | 2.4 | 1 | 5.5 | V | | Lindor Voltago Lockout | Vina | V <sub>BIAS</sub> rising | | 1.6 | | V | | Under-Voltage Lockout | V <sub>UVLO</sub> | Hysteresis | 1 | 0.2 | 1 | V | | Reference Voltage (Adj devices only) | VREF | | - | 0.8 | 1 | <b>V</b> | | Output Voltage Accuracy | Vout | V <sub>OUT</sub> = 0.8V, no load | -0.5 | | 0.5 | % | | Output Voltage Accuracy<br>(Note 5) | Vouт | $ \begin{split} 1. \ V_{OUT(NOM)} + 0.3V &\leq V_{IN} \leq V_{OUT(NOM)} \\ + 1V \\ 2. \ V_{BIAS} &\geq 2.4V \ and \ V_{OUT(NOM)} + 1.6V \leq \\ V_{BIAS} &\leq 5.5V \\ 3. \ 1mA &\leq I_{OUT} \leq 500mA \end{split} $ | -1 | 1 | 1 | % | | V <sub>IN</sub> Line Regulation | $\Delta V_{LINE\_VIN}$ | $V_{OUT(NOM)} + 0.3V \le V_{IN} \le 5V$ | 1 | 0.01 | - | %/V | | V <sub>BIAS</sub> Line Regulation | ΔV <sub>LINE_BIAS</sub> | $V_{BIAS} \geq 2.4 V$ and $V_{OUT(NOM)}$ + $1.6 V \leq V_{BIAS} \leq 5.5 V$ | | 0.01 | | %/V | Copyright ©2021 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation. | Paramete | r | Symbol | Test Conditions | Min | Тур | Max | Unit | | |--------------------------------------|--------------|------------------------|-------------------------------------------------------------------------------------------------------------------|------|--------------|------|-------|--| | Load Regulation | | $\Delta V_{LOAD}$ | I <sub>OUT</sub> = 1mA to 500mA | | 1.5 | | mV | | | ., - | | V | I <sub>OUT</sub> = 150mA (Note 7) | | 37 | 75 | mV | | | V <sub>IN</sub> Dropout Voltage | 2 | VDROP_VIN | I <sub>OUT</sub> = 500mA (Note 7) | | 140 | 250 | mV | | | V <sub>BIAS</sub> Dropout Volta | age | VDROP_BIAS | I <sub>OUT</sub> = 500mA, V <sub>IN</sub> = V <sub>BIAS</sub><br>(Note 7, Note 8) | - | 1.1 | 1.5 | ٧ | | | Output Current Lim | it | I <sub>LIM</sub> | V <sub>OUT</sub> = 90% of V <sub>OUT(NOM)</sub> | 600 | 800 | 1000 | mA | | | ADJ Pin Operating (ADJ devices only) | Current | ladj | | - | 0.1 | 0.5 | μΑ | | | Bias Pin Operating | Current | IBIAS | V <sub>BIAS</sub> = 2.7V | | 80 | 110 | μΑ | | | Bias Pin Shutdown | Current | IBIAS(DIS) | V <sub>EN</sub> ≤ 0.4 V | | 0.5 | 1 | μА | | | VIN Pin Shutdown | Current | I <sub>VIN(DIS)</sub> | V <sub>EN</sub> ≤ 0.4 V | | 0.5 | 1 | μΑ | | | Enable Threshold | H-Level | V <sub>ENH</sub> | | 0.68 | 0.78 | 0.88 | V | | | Voltage | L-Level | V <sub>ENL</sub> | | 0.54 | 0.65 | 0.75 | | | | EN Pull-Down Curr | ent | I <sub>EN</sub> | V <sub>EN</sub> = 5.5V, V <sub>BIAS</sub> = 5.5V | | 1 | | μΑ | | | Turn-On Time | Turn-On Time | | From assertion of V <sub>EN</sub> to V <sub>OUT</sub> = 90% of V <sub>OUT(NOM)</sub> , V <sub>OUT(NOM)</sub> = 1V | | 150 | | μS | | | Power Supply Reje | ction | PSRR_V <sub>IN</sub> | $V_{IN}$ to $V_{OUT}$ , f = 1kHz,<br>$I_{OUT}$ = 150mA, $V_{IN} \ge V_{OUT}$ + 0.5V | 1 | 60 | 1 | dB | | | Ratio | | PSRR_V <sub>BIAS</sub> | $V_{BIAS}$ to $V_{OUT}$ , $f = 1kHz$ ,<br>$I_{OUT} = 150mA$ , $V_{IN} \ge V_{OUT} + 0.5V$ | | 80 | | dB | | | Output Noise Voltage (Fixed Volt.) | | eno_fixed | V <sub>IN</sub> = V <sub>OUT</sub> + 0.5 V, V <sub>OUT</sub> (NOM) = 1V,<br>f = 10Hz to 100kHz | | 40 | | μVRMS | | | Output Noise Voltage (Adj devices) | | eno_adj | V <sub>IN</sub> = V <sub>OUT</sub> + 0.5V, f = 10Hz to<br>100kHz | - | 50 х<br>Vоит | | μVRMS | | | Thermal Shutdown | | | Temperature increasing | | 160 | | °C | | | Threshold | | | Temperature decreasing | | 140 | | °C | | | Output Discharge F | Pull-Down | RDISCHG | $V_{EN} \le 0.4V$ , $V_{OUT} = 0.5V$ | | 150 | | Ω | | - **Note 1.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability. - **Note 2.** $\theta_{JA}$ is measured under natural convection (still air) at $T_A = 25^{\circ}C$ with the component mounted on a two-layer Richtek Evaluation Board. - Note 3. Devices are ESD sensitive. Handling precaution is recommended. - Note 4. The device is not guaranteed to function outside its operating conditions. - Note 5. Adjustable devices tested at 0.8V; external resistor tolerance is not taken into account. - **Note 6.** Performance guaranteed over the indicated operating temperature range by design and/or characterization. Production tested at $T_A = 25$ °C. Low duty cycle pulse techniques are used during the testing to maintain the junction temperature as close to ambient as possible. - Note 7. Dropout voltage is characterized when $V_{\text{OUT}}$ falls 3% below $V_{\text{OUT}(Normal)}$ . - **Note 8.** For output voltages below 0.9V, V<sub>BIAS</sub> dropout voltage does not apply due to a minimum Bias operating voltage of 2.4V. # **Typical Application Circuit** Figure 1. Fixed Voltage Regulator Figure 2. Adjustable Voltage Regulator | Component | Description | Vendor P/N | | | | |-----------|------------------------|-----------------------------------------------------------|--|--|--| | CBIAS | 0.1μF, 16V, X5R, 0402 | CGA2B2X5R1C104M050BA (TDK)<br>GRM155R61C104MA88J (Murata) | | | | | Cin | 1μF, 10V, X5R, 0402 | GRM155R61A105KE15 (Murata) | | | | | *Соит | 4.7μF, 6.3V, X5R, 0402 | GRM155R60J475ME47(Murata)<br>C1005X5R0J475M050BC(TDK) | | | | **Table 1. Recommended External components** | Table 2. | Suggested | Component | <b>Values</b> | |----------|-----------|-----------|---------------| |----------|-----------|-----------|---------------| | V <sub>OUT</sub> (V) | <b>R1 (k</b> Ω) | <b>R2 (k</b> Ω) | * C <sub>OUT</sub> (μF) | |----------------------|-----------------|-----------------|-------------------------| | 1.2 | 10 | 20 | 4.7 | | 1.8 | 10 | 8 | 10 | | 2.5 | 10 | 4.7 | 10 | | 3.3 | 10 | 3.16 | 10 | $<sup>^*</sup>$ : Considering the effective capacitance derated with biased voltage level, the $C_{OUT}$ component needs satisfy the effective capacitance range from $2.2\mu F$ to $10\mu F$ at targeted output level for stable and normal operation. # **Typical Operating Characteristics** Copyright ©2021 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. ## **Application Information** The RT9081D is a low voltage, low dropout linear regulator with input voltage $V_{IN}$ from 0.8V to 5.5V, $V_{BIAS}$ from 2.4V to 5.5V and adjusted output voltage from 0.8V to $(V_{IN} - V_{DROP})$ . ### **Output Voltage Setting** For the RT9081D, the voltage on the ADJ pin sets the output voltage and is determined by the values of R1 and R2. The values of R1 and R2 can be calculated for any voltage using the formula given in the equation below: $$V_{OUT} = 0.8V \times \left(\frac{R1 + R2}{R2}\right)$$ Using lower values for R1 and R2 is recommended to reduces the noise injected from the FB pin. Note that R1 is connected from VOUT pin to ADJ pin, and R2 is connected from ADJ to GND. ### **BIAS Pin Input** The $V_{BIAS}$ supply rail that powers the LDO control circuit sinks very low current (approximately the quiescent current of the LDO), which must be higher than 2.4V and ensure $V_{BIAS} \ge V_{OUT} + 1.6V$ for normal operation. ### **Dropout Voltage** The dropout voltage refers to the voltage difference between the VIN and VOUT pins while operating at specific output current. The dropout voltage $V_{DROP}$ also can be expressed as the voltage drop on the pass-FET at specific output current ( $I_{RATED}$ ) while the pass-FET is fully operating at ohmic region and the pass-FET can be characterized as an resistance $R_{DS(ON)}$ . Thus, the dropout voltage can be defined as ( $V_{DROP} = V_{IN} - V_{OUT} = R_{DS(ON)} \times I_{RATED}$ ). For normal operation, the suggested LDO operating range is ( $V_{IN} > V_{OUT} + V_{DROP}$ ) for good transient response and PSRR ability. Vice versa, while operating at the ohmic region will degrade the performance severely. ### C<sub>IN</sub> and C<sub>OUT</sub> Selection The RT9081D is designed specifically to work with low ESR ceramic output capacitor for space saving and performance consideration. Using a ceramic capacitor with effective capacitance range from $2.2\mu F$ to $10\mu F$ on the RT9081D output ensures stability. The input capacitor must be located at a distance of no more than 0.5 inch from the input pin of the chip. However, a capacitor with larger value and lower ESR (Equivalent Series Resistance) is recommended since it will provide better PSRR and line transient response. Any good quality ceramic capacitor can be used, and $C_{IN}$ = 1 $\mu$ F and $C_{BIAS}$ = 0.1 $\mu$ F or greater are recommended. ### **Sequencing Requirements** The RT9081D supports power on the input $V_{IN}$ , $V_{BIAS}$ , and EN pins in any order without damaging the device. However, for the output soft-start procedure works as intended, it is mandatory to ensure $V_{BIAS} \geq V_{OUT} + 1.6V$ before $V_{IN} \geq V_{OUT} + 0.3V$ , the device enabled by $V_{EN}$ ( $V_{EN} > V_{ENH}$ ) eventually. The BIAS pin supplies voltage for the LDO control circuit, and powering up $V_{BIAS}$ first will ensure turn on time ( $t_{ON}$ ) and output voltage accuracy to follow datasheet spec. #### **Thermal Considerations** The junction temperature should never exceed the absolute maximum junction temperature $T_{J(MAX)}$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula : $$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$ where $T_{J(MAX)}$ is the maximum junction temperature, $T_A$ is the ambient temperature, and $\theta_{JA}$ is the junction-to-ambient thermal resistance. For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-ambient thermal resistance, $\theta_{JA}$ , is highly package dependent. For a ZADFN-6L 1.2x1.2 package, the thermal resistance, $\theta_{JA}$ , is 136.5°C/W on a two-layer Richtek evaluation board. The maximum power dissipation at $T_A$ = 25°C can be calculated as below : Copyright ©2021 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (136.5^{\circ}C/W) = 0.73W$ for a ZADFN-6L 1.2x1.2 package. The maximum power dissipation depends on the operating ambient temperature for the fixed $T_{J(MAX)}$ and the thermal resistance, $\theta_{JA}$ . The derating curves in Figure 1 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation. Figure 3. Derating Curve of Maximum Power Dissipation ### **Layout Considerations** For best performance of the RT9081D, the PCB layout suggestions below are highly recommended. - All circuit components placed on the same side and as near to the respective LDO pin as possible. Place the ground return path connection to the input and output capacitor. - Connect the ground plane by a wide copper surface for good thermal dissipation. - Using vias and long power traces for the input and output capacitors connection is discouraged and have negatively affects on performance. Figure 4 shows an example for the layout reference that reduces conduction trace loop to minimize inductive parasitic, load transient, and enhance circuit stability. Figure 4. PCB Layout Guide DS9081D-02 March 2021 ## **Outline Dimension** **DETAIL A**Pin #1 ID and Tie Bar Mark Options Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated. | Symbol | Dimensions I | n Millimeters | Dimension | s In Inches | |--------|-------------------|---------------|-----------|-------------| | Symbol | Min. | Max. | Min. | Max. | | Α | 0.280 | 0.320 | 0.011 | 0.013 | | A1 | 0.000 | 0.010 | 0.000 | 0.000 | | A3 | 0.060 | | 0.0 | 02 | | b | 0.130 0.230 0.005 | | 0.005 | 0.009 | | D | 1.100 | 1.300 | 0.043 | 0.051 | | D2 | 0.990 1.040 | 1.040 | 0.039 | 0.041 | | E | 1.100 | 1.300 | 0.043 | 0.051 | | E2 | 0.350 | 0.400 | 0.014 | 0.016 | | е | 0.400 | | 0.0 | 116 | | L | 0.170 | 0.270 | 0.007 | 0.011 | Z-Type 6L ADFN 1.2x1.2 Package # **Footprint Information** | Package | Number of<br>Pin | Footprint Dimension (mm) | | | | | | | Tolerance | | |--------------------|------------------|--------------------------|-------|-------|-------|-------|-------|-------|-----------|-----------| | | | Р | Α | В | С | D | Sx | Sy | М | Tolerance | | U/X/ZADFN1.2*1.2-6 | 6 | 0.400 | 2.000 | 0.760 | 0.620 | 0.180 | 1.015 | 0.375 | 0.980 | ±0.050 | ## **Richtek Technology Corporation** 14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 RICHTEK Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.